Features ............................................................................................................................................................. 1-1
PFU and PFF Blocks................................................................................................................................. 2-2
Clock Distribution Network ................................................................................................................................. 2-6
Bus Size Matching .................................................................................................................................. 2-12
RAM Initialization and ROM Operation ................................................................................................... 2-12
PIO .......................................................................................................................................................... 2-16
Polarity Control Logic .............................................................................................................................. 2-22
Hot Socketing.......................................................................................................................................... 2-25
Configuration and Testing ................................................................................................................................ 2-26
Density Shifting ................................................................................................................................................ 2-28
DC and Switching Characteristics
Absolute Maximum Ratings ............................................................................................................................... 3-1
Hot Socketing Specifications.............................................................................................................................. 3-2
DC Electrical Characteristics.............................................................................................................................. 3-3
Supply Current (Sleep Mode)............................................................................................................................. 3-3
Supply Current (Standby)................................................................................................................................... 3-4
Initialization Supply Current ............................................................................................................................... 3-5
Programming and Erase Flash Supply Current ................................................................................................. 3-6
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
Lattice Semiconductor
Table of Contents
LatticeXP Family Handbook
sysIO Single-Ended DC Electrical Characteristics............................................................................................. 3-8
Differential HSTL and SSTL............................................................................................................................. 3-10
LatticeXP sysCONFIG Port Timing Specifications........................................................................................... 3-26
Flash Download Time ...................................................................................................................................... 3-27
JTAG Port Timing Specifications ..................................................................................................................... 3-27
Switching Test Conditions................................................................................................................................ 3-28
Pinout Information
Signal Descriptions ............................................................................................................................................ 4-1
PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin .................................................... 4-3
Pin Information Summary................................................................................................................................... 4-4
Power Supply and NC Connections................................................................................................................... 4-6
LFXP3 Logic Signal Connections: 100 TQFP .................................................................................................... 4-7
LFXP3 & LFXP6 Logic Signal Connections: 144 TQFP................................................................................... 4-10
LFXP3 & LFXP6 Logic Signal Connections: 208 PQFP .................................................................................. 4-14
LFXP6 & LFXP10 Logic Signal Connections: 256 fpBGA................................................................................ 4-19
LFXP15 & LFXP20 Logic Signal Connections: 256 fpBGA.............................................................................. 4-26
LFXP10, LFXP15 & LFXP20 Logic Signal Connections: 388 fpBGA............................................................... 4-34
LFXP15 & LFXP20 Logic Signal Connections: 484 fpBGA.............................................................................. 4-43
For Further Information ........................................................................................................................... 4-56
Ordering Information
Part Number Description.................................................................................................................................... 5-1
Ordering Information (Contact Factory for Specific Device Availability)............................................................. 5-1
For Further Information ...................................................................................................................................... 6-1
LatticeXP Family Data Sheet Revision History
Revision History ................................................................................................................................................. 7-1
Open Drain Control ................................................................................................................................... 8-7
Differential SSTL and HSTL Support ................................................................................................................. 8-7
PCI Support with Programmable PCICLAMP .................................................................................................... 8-7
5V Interface with PCI Clamp Diode.................................................................................................................... 8-8
Design Considerations and Usage................................................................................................................... 8-12
Differential SSTL and HSTL.................................................................................................................... 8-13
Technical Support Assistance.......................................................................................................................... 8-13
Verilog for Synplify ........................................................................................................................................... 8-18
Example .................................................................................................................................................. 8-20
Appendix B. sysIO Attributes Using Preference Editor User Interface............................................................. 8-22
Appendix C. sysIO Attributes Using Preference File (ASCII File) .................................................................... 8-23
USE DIN CELL........................................................................................................................................ 8-24
USE DOUT CELL.................................................................................................................................... 8-24
Initialization File Format .......................................................................................................................... 9-51
Technical Support Assistance.......................................................................................................................... 9-53
Revision History ............................................................................................................................................... 9-53
Appendix A. Attribute Definitions...................................................................................................................... 9-54
QDR II Interface .................................................................................................................................... 10-17
FCRAM (Fast Cycle Random Access Memory) Interface..................................................................... 10-17
Generic High Speed DDR Implementation .................................................................................................... 10-17
Technical Support Assistance........................................................................................................................ 10-18
Revision History ............................................................................................................................................. 10-18
Appendix A. Using IPexpress™ to Generate DDR Modules.......................................................................... 10-19
Verilog Example .................................................................................................................................... 10-31
I found an e-book by chance today and would like to share it with you. It is suitable for beginners. You are also welcome to discuss the problems or experiences you encounter when studying this book. ...
Component detection is a basic skill for home appliance maintenance. How to accurately and effectively detect the relevant parameters of components and determine whether the components are normal is n...
MSP430: Error connecting to the target: Could not find device (or device not supported). I use msp430f5529 to download the program. What's the problem? Is the chip burned or something? Please give me ...
Without much practical experience, novices who are new to "digital control DC voltage source" may feel like they are facing a mystery when facing the paper topic, and they don't know where to start. S...
What is the difference between the startup code and bootload of 440b0? There are several files under a project. What do they mean? Led_test.c 44BLIB_A.S 44binit.s Which of the above files is the start...