Features ............................................................................................................................................................. 1-1
Modes of Operation................................................................................................................................... 2-5
General Purpose PLL (GPLL) ................................................................................................................... 2-6
Standard PLL (SPLL) ................................................................................................................................ 2-7
Clock Distribution Network ............................................................................................................................... 2-11
Bus Size Matching .................................................................................................................................. 2-19
RAM Initialization and ROM Operation ................................................................................................... 2-19
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
PIO ................................................................................................................................................................... 2-30
Control Logic Block ................................................................................................................................. 2-34
Left and Right Edges............................................................................................................................... 2-34
Top Edge................................................................................................................................................. 2-35
Polarity Control Logic .............................................................................................................................. 2-38
Hot Socketing.......................................................................................................................................... 2-44
SERDES and PCS (Physical Coding Sublayer)............................................................................................... 2-45
Density Shifting ................................................................................................................................................ 2-49
DC and Switching Characteristics
Absolute Maximum Ratings ............................................................................................................................... 3-1
Hot Socketing Specifications.............................................................................................................................. 3-2
DC Electrical Characteristics.............................................................................................................................. 3-3
LatticeECP2 Supply Current (Standby).............................................................................................................. 3-4
LatticeECP2M Supply Current (Standby)........................................................................................................... 3-4
LatticeECP2 Initialization Supply Current .......................................................................................................... 3-5
LatticeECP2M Initialization Supply Current ....................................................................................................... 3-6
SERDES Power Supply Requirements (LatticeECP2M Family Only) ............................................................... 3-7
SERDES Power (LatticeECP2M Family Only)................................................................................................... 3-7
LatticeECP2/M sysCONFIG Port Timing Specifications .................................................................................. 3-37
JTAG Port Timing Specifications ..................................................................................................................... 3-42
Switching Test Conditions................................................................................................................................ 3-43
Pinout Information
Signal Descriptions ............................................................................................................................................ 4-1
PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin .................................................... 4-4
LatticeECP2 Pin Information Summary, LFE2-6 and LFE2-12 .......................................................................... 4-5
LatticeECP2 Pin Information Summary, LFE2-20 and LFE2-35 ........................................................................ 4-7
LatticeECP2 Pin Information Summary, LFE2-50 and LFE2-70 ........................................................................ 4-9
LatticeECP2M Pin Information Summary......................................................................................................... 4-11
Available Device Resources by Package, LatticeECP2................................................................................... 4-13
LatticeECP2 Power Supply and NC................................................................................................................. 4-14
LatticeECP2 Power Supply and NC (Cont.)..................................................................................................... 4-15
LFE2-6E and LFE2-12E Logic Signal Connections: 144 TQFP....................................................................... 4-17
LFE2-12E and LFE2-20E Logic Signal Connections: 208 PQFP .................................................................... 4-21
LFE2-6E and LFE2-12E Logic Signal Connections: 256 fpBGA...................................................................... 4-26
LFE2-20 Logic Signal Connections: 256 fpBGA .............................................................................................. 4-34
LFE2-12E and LFE2-20E Logic Signal Connections: 484 fpBGA.................................................................... 4-49
LFE2-35E and LFE2-50E Logic Signal Connections: 484 fpBGA.................................................................... 4-61
LFE2-20 and LFE2-35 Logic Signal Connections: 672 fpBGA ........................................................................ 4-73
LFE2-50E and LFE2-70E Logic Signal Connections: 672 fpBGA.................................................................... 4-92
LFE2-70E Logic Signal Connections: 900 fpBGA.......................................................................................... 4-111
LFE2M35E Logic Signal Connections: 256 fpBGA ........................................................................................ 4-134
LFE2M35E Logic Signal Connections: 484fpBGA ......................................................................................... 4-142
LFE2M35E Logic Signal Connections: 672 fpBGA ........................................................................................ 4-155
Ordering Information
LatticeECP2 Part Number Description............................................................................................................... 5-1
Ordering Information .......................................................................................................................................... 5-1
LatticeECP2M Part Number Description............................................................................................................ 5-8
Ordering Information .......................................................................................................................................... 5-8
For Further Information ...................................................................................................................................... 6-1
Revision History
Section II. LatticeECP2/M Family Technical Notes
LatticeECP2M SERDES/PCS Usage Guide
Features ............................................................................................................................................................. 8-1
Introduction to PCS ............................................................................................................................................ 8-1
Interrupts and Status............................................................................................................................... 8-63
Dynamic Configuration of SERDES/PCS Quad...................................................................................... 8-64
Per Quad Register Overview .................................................................................................................. 8-66
Per Quad PCS Control Register Details ................................................................................................. 8-67
Per Quad SERDES Control Register Details .......................................................................................... 8-70
Per Quad Reset and Clock Control Register Details .............................................................................. 8-72
Per Quad PCS Status Register Details................................................................................................... 8-73
Per Quad SERDES Status Register Details ........................................................................................... 8-75
Per Channel Register Overview.............................................................................................................. 8-76
Per Channel SERDES Control Register Details ..................................................................................... 8-79
Per Channel PCS Status Register Details .............................................................................................. 8-81
Per Channel SERDES Status Register Details....................................................................................... 8-82
Technical Support Assistance.......................................................................................................................... 8-84
Revision History ............................................................................................................................................... 8-84
Appendix A. 8b/10b Symbol Codes ................................................................................................................. 8-85
Appendix B. Attribute Cross-Reference Table ................................................................................................. 8-86
Super regenerative IC: SCSR115 is an integrated wireless receiving chip based on the super regenerative principle. SCSR115 integrates a pre-low noise amplifier, a super regenerative oscillator, a quen...
We are looking for electronic hardware, circuit layout\MCU programmers. We do not value academic qualifications, we only value ability. Salary depends on ability, and we also let engineers guide novic...
I would like to ask: I am using wince6 and selected Battery Driver Power Management (Full) when configuring PB. Why doesn't the system enter OEMIdle?...
[i=s]This post was last edited by Li Baiyi on 2021-12-22 21:12[/i]In the previous chapter, we mentioned that the communication between PC and EC-01F has been established. Now we start to create Socket...
Peak Top - Professional PCB Layout Design can use different Layout tools according to customer needs, and customize PCB for customers according to customer requirements. Email: fzdpcb@163.com MSN: fzd...
//************************************************************************************ // CAN interrupt service function//**************************************************************************** v...
The core of a machine vision system is image acquisition and processing. All information comes from images, and image quality is crucial to the entire vision system. A good image can improve the st...[Details]
The jammer is a signal blocker, mainly composed of a chip and a radio transmitter. When the car owner presses the remote control lock button, the jammer interferes with the electronic lock receivin...[Details]
Limited vocabulary recognition
According to the number of characters, words or short sentences in the vocabulary, it can be roughly divided into: less than 100 is small vocabulary; 100-1000 is...[Details]
Recently,
Xpeng Motors and Xinlian Integrated Circuit jointly announced the mass production of China's first hybrid silicon carbide product.
Designed and developed by Xpeng Motors and joint...[Details]
On August 25th, SK Hynix announced that it has completed development and entered mass production of its 321-layer, 2Tb QLC NAND flash memory product. This achievement marks the world's first applic...[Details]
Core point: The automotive industry chain and the humanoid robot industry have collaborative advantages in hardware, software, and scenarios. Upstream and downstream companies in the automotive ind...[Details]
On August 21, WeRide officially launched WePilot AiDrive, a one-stage end-to-end assisted driving solution developed in cooperation with Bosch. This comes only half a year after the two parties' "t...[Details]
In the summer of 2025, BlueOval SK, a joint venture between Ford and SK On, officially started production at its first battery factory in Kentucky.
According to the original plan, this w...[Details]
Pure electric vehicles, structurally speaking, have components such as a power battery. In addition to the power battery, a small battery also powers some low-voltage electrical components and even...[Details]
With the advent of the electric car era, the number of pure electric vehicles has increased significantly, but many car owners do not know how to properly maintain pure electric vehicles. In additi...[Details]
The practice of warming up a car originated with gasoline-powered vehicles. Warming up the engine allows it to enter a better working state and ensures good lubrication. This has become a habit for...[Details]
A multilevel inverter converts a DC signal into a multilevel staircase waveform. Instead of a straight positive-negative output waveform, the output waveform of a multilevel inverter alternates in ...[Details]
The 2025 China International Automotive Testing Exhibition will be held at the Shanghai World Expo Exhibition and Convention Center from August 27 to 29, 2025.
Clacton Seafront, UK, ...[Details]
As the range of electric vehicles continues to increase, driving electric vehicles for long-distance travel has become a trend. For high-speed travel, how much impact will high-speed driving of ele...[Details]
Speaking of the problem of vehicle spontaneous combustion, whether it is a pure electric vehicle or a fuel vehicle, there will be incidents of spontaneous combustion. For the same spontaneous combu...[Details]