EEWORLDEEWORLDEEWORLD

Part Number

Search

LX128B-32F208C

Description
Crossbar Switch, CMOS, PBGA208, FPBGA-208
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size350KB,66 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Download Datasheet Parametric Compare View All

LX128B-32F208C Overview

Crossbar Switch, CMOS, PBGA208, FPBGA-208

LX128B-32F208C Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerLattice
Parts packaging codeBGA
package instructionFPBGA-208
Contacts208
Reach Compliance Codenot_compliant
ECCN codeEAR99
Is SamacsysN
boundary scanYES
JESD-30 codeS-PBGA-B208
JESD-609 codee0
length17 mm
low power modeNO
Humidity sensitivity level3
Number of terminals208
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Package shapeSQUARE
Package formGRID ARRAY
Peak Reflow Temperature (Celsius)225
Certification statusNot Qualified
Maximum seat height2.1 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Terminal surfaceTin/Lead (Sn63Pb37)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature30
width17 mm
uPs/uCs/peripheral integrated circuit typeDSP PERIPHERAL, CROSSBAR SWITCH
Base Number Matches1
ispGDX2V/B/C Family
High Performance Interfacing and Switching
March 2004
Preliminary Data Sheet
Features
High Performance Bus Switching
• High bandwidth
– Up to 12.8 Gbps (SERDES)
– Up to 38 Gbps (without SERDES)
• Up to 16 (15x10) FIFOs for data buffering
• High speed performance
– f
MAX
= 360MHz
– t
PD
= 3.0ns
– t
CO
= 2.9ns
– t
S
= 2.0ns
• Built-in programmable control logic capability
• I/O intensive: 64 to 256 I/Os
• Expanded MUX capability up to 188:1 MUX
• Programmable drive strength
• sysHSI Blocks provide up to 16 high-speed
channels
– Serializer/de-serializer (SERDES) included
– Clock Data Recovery (CDR) built in
– 800 Mbps per channel
– LVDS differential support
– 10B/12B support
- Encoding / decoding
- Bit alignment
- Symbol alignment
– 8B/10B support
- Bit alignment
- Symbol alignment
– Source Synchronous support
sysCLOCK™ PLL
Frequency synthesis and skew management
Clock multiply and divide capability
Clock shifting up to +/-2.35ns in 335ps steps
Up to four PLLs
Flexible Programming and Testing
• IEEE 1532 compliant In-System Programmabil-
ity (ISP™)
• Boundary scan test through IEEE 1149.1
interface
• 3.3V, 2.5V or 1.8V power supplies
• 5V tolerant I/O for LVCMOS 3.3 and LVTTL
interfaces
sysIO™ Interfacing
• LVCMOS 1.8, 2.5, 3.3 and LVTTL support for
standard board interfaces
• SSTL 2/3 Class I and II support
• HSTL Class I, III and IV support
• GTL+, PCI-X for bus interfaces
• LVPECL, LVDS and Bus LVDS differential support
• Hot socketing
Table 1. ispGDX2 Family Selection Guide
ispGDX2-64
I/Os
GDX Blocks
t
PD
t
S
t
CO
f
MAX
(Toggle)
Max Bandwidth
SERDES
2
1
Introduction
The ispGDX2™ family is Lattice’s second generation in-
system programmable generic digital crosspoint switch
for high speed bus switching and interface applications.
ispGDX2-128
128
8
3.2ns
2.0ns
3.1ns
330MHz
6.4Gbps
21Gbps
8
64
2
208-ball fpBGA
ispGDX2-256
256
16
3.5ns
2.0ns
3.2ns
300MHz
12.8Gbps
38Gbps
16
128
4
484-ball fpBGA
64
4
3.0ns
2.0ns
2.9ns
360MHz
3.2Gbps
11Gbps
4
32
2
100-ball fpBGA
Without SERDES
800Mbps Duplex Channels
LVDS/Bus LVDS (Pairs)
PLLs
Package
1. f
MAX
(Toggle) * maximum I/Os divided by 2.
2. Max number of SERDES channels per device * 800Mbps
© 2004 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
gdx2fam_07

LX128B-32F208C Related Products

LX128B-32F208C LX128C-32F208C LX128C-5F208C LX256C-5F484C LX256B-35F484C LX256C-35F484C
Description Crossbar Switch, CMOS, PBGA208, FPBGA-208 Crossbar Switch, CMOS, PBGA208, FPBGA-208 Crossbar Switch, CMOS, PBGA208, FPBGA-208 Crossbar Switch, CMOS, PBGA484, FPBGA-484 Crossbar Switch, CMOS, PBGA484, FPBGA-484 Crossbar Switch, CMOS, PBGA484, FPBGA-484
Is it Rohs certified? incompatible incompatible incompatible incompatible incompatible incompatible
Maker Lattice Lattice Lattice Lattice Lattice Lattice
Parts packaging code BGA BGA BGA BGA BGA BGA
package instruction FPBGA-208 FPBGA-208 FPBGA-208 FPBGA-484 FPBGA-484 FPBGA-484
Contacts 208 208 208 484 484 484
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant not_compliant
ECCN code EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
boundary scan YES YES YES YES YES YES
JESD-30 code S-PBGA-B208 S-PBGA-B208 S-PBGA-B208 S-PBGA-B484 S-PBGA-B484 S-PBGA-B484
JESD-609 code e0 e0 e0 e0 e0 e0
length 17 mm 17 mm 17 mm 23 mm 23 mm 23 mm
low power mode NO NO NO NO NO NO
Humidity sensitivity level 3 3 3 3 3 3
Number of terminals 208 208 208 484 484 484
Package body material PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code BGA BGA BGA BGA BGA BGA
Package shape SQUARE SQUARE SQUARE SQUARE SQUARE SQUARE
Package form GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
Peak Reflow Temperature (Celsius) 225 225 225 225 225 225
Certification status Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Maximum seat height 2.1 mm 2.1 mm 2.1 mm 2.6 mm 2.6 mm 2.6 mm
Maximum supply voltage 2.7 V 1.95 V 1.95 V 1.95 V 2.7 V 1.95 V
Minimum supply voltage 2.3 V 1.65 V 1.65 V 1.65 V 2.3 V 1.65 V
Nominal supply voltage 2.5 V 1.8 V 1.8 V 1.8 V 2.5 V 1.8 V
surface mount YES YES YES YES YES YES
technology CMOS CMOS CMOS CMOS CMOS CMOS
Terminal surface Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form BALL BALL BALL BALL BALL BALL
Terminal pitch 1 mm 1 mm 1 mm 1 mm 1 mm 1 mm
Terminal location BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Maximum time at peak reflow temperature 30 30 30 30 30 30
width 17 mm 17 mm 17 mm 23 mm 23 mm 23 mm
uPs/uCs/peripheral integrated circuit type DSP PERIPHERAL, CROSSBAR SWITCH DSP PERIPHERAL, CROSSBAR SWITCH DSP PERIPHERAL, CROSSBAR SWITCH DSP PERIPHERAL, CROSSBAR SWITCH DSP PERIPHERAL, CROSSBAR SWITCH DSP PERIPHERAL, CROSSBAR SWITCH

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1514  1286  1571  1845  826  31  26  32  38  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号