EEWORLDEEWORLDEEWORLD

Part Number

Search

M5-256/120-5YNC/1

Description
EE PLD, 5.5ns, CMOS, PQFP160, PLASTIC, QFP-160
CategoryProgrammable logic devices    Programmable logic   
File Size939KB,42 Pages
ManufacturerLattice
Websitehttp://www.latticesemi.com
Environmental Compliance  
Download Datasheet Parametric View All

M5-256/120-5YNC/1 Overview

EE PLD, 5.5ns, CMOS, PQFP160, PLASTIC, QFP-160

M5-256/120-5YNC/1 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerLattice
Parts packaging codeQFP
package instructionQFP,
Contacts160
Reach Compliance Codecompliant
ECCN codeEAR99
Is SamacsysN
maximum clock frequency133 MHz
JESD-30 codeS-PQFP-G160
length28 mm
Humidity sensitivity level3
Dedicated input times
Number of I/O lines120
Number of terminals160
Maximum operating temperature70 °C
Minimum operating temperature
organize0 DEDICATED INPUTS, 120 I/O
Output functionMACROCELL
Package body materialPLASTIC/EPOXY
encapsulated codeQFP
Package shapeSQUARE
Package formFLATPACK
Peak Reflow Temperature (Celsius)245
Programmable logic typeEE PLD
propagation delay5.5 ns
Certification statusNot Qualified
Maximum seat height4.1 mm
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperature40
width28 mm
Base Number Matches1
MACH 5 CPLD Family
Fifth Generation MACH Architecture
FEATURES
High logic densities and I/Os for increased logic integration
— 128 to 512 macrocell densities
— 68 to 256 I/Os
Wide selection of density and I/O combinations to support most application needs
— 6 macrocell density options
— 7 I/O options
— Up to 4 I/O options per macrocell density
— Up to 5 density & I/O options for each package
Performance features to fit system needs
— 5.5 ns t
PD
Commercial, 7.5 ns t
PD
Industrial
— 182 MHz f
CNT
— Four programmable power/speed settings per block
Flexible architecture facilitates logic design
— Multiple levels of switch matrices allow for performance-based routing
— 100% routability and pin-out retention
— Synchronous and asynchronous clocking, including dual-edge clocking
— Asynchronous product- or sum-term set or reset
— 16 to 64 output enables
— Functions of up to 32 product terms
Advanced capabilities for easy system integration
— 3.3-V & 5-V JEDEC-compliant operations
— IEEE 1149.1 compliant for boundary scan testing
— 3.3-V & 5-V in-system programmable via IEEE 1149.1 Boundary Scan Test Access Port
— PCI compliant (-5/-6/-7/-10/-12 speed grades)
— Safe for mixed supply voltage system design
— Bus-Friendly™ Inputs & I/Os
— Individual output slew rate control
— Hot socketing
— Programmable security bit
Advanced E
2
CMOS process provides high performance, cost effective solutions
Publication#
20446
Amendment/0
Rev:
J
Issue Date:
April 2002

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 691  2207  341  2345  755  14  45  7  48  16 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号