EEWORLDEEWORLDEEWORLD

Part Number

Search

CY7C441-12JCT

Description
FIFO, 512X9, 9ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32
Categorystorage    storage   
File Size218KB,15 Pages
ManufacturerCypress Semiconductor
Download Datasheet Parametric View All

CY7C441-12JCT Overview

FIFO, 512X9, 9ns, Synchronous, CMOS, PQCC32, PLASTIC, LCC-32

CY7C441-12JCT Parametric

Parameter NameAttribute value
Parts packaging codeQFJ
package instructionQCCJ,
Contacts32
Reach Compliance Codeunknown
ECCN codeEAR99
Is SamacsysN
Maximum access time9 ns
Other featuresPARITY GENERATOR/CHECKER
period time12 ns
JESD-30 codeR-PQCC-J32
length13.97 mm
memory density4608 bit
memory width9
Number of functions1
Number of terminals32
word count512 words
character code512
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512X9
Output characteristicsTOTEM POLE
ExportableNO
Package body materialPLASTIC/EPOXY
encapsulated codeQCCJ
Package shapeRECTANGULAR
Package formCHIP CARRIER
Parallel/SerialPARALLEL
Certification statusNot Qualified
Maximum seat height3.55 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationQUAD
width11.43 mm
Base Number Matches1
43
CY7C441
CY7C443
Clocked 512 x 9, 2K x 9 FIFOs
Features
• High-speed, low-power, first-in first-out (FIFO)
memories
• 512 x 9 (CY7C441)
• 2,048 x 9 (CY7C443)
• 0.65 micron CMOS for optimum speed/power
• High-speed 83-MHz operation (12 ns read/write cycle
time)
• Low power — I
CC
=70 mA
• Fully asynchronous and simultaneous read and write
operation
• Empty, Almost Empty, and Almost Full status flags
• TTL compatible
• Parity generation/checking
• Independent read and write enable pins
• Supports free-running 50% duty cycle clock inputs
• Center power and ground pins for reduced noise
• Width Expansion Capability
• Available in PLCC packages
lutions for a wide variety of data buffering needs, including
high-speed data acquisition, multiprocessor interfaces, and
communications buffering.
Both FIFOs have 9-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a free-running clock (CKW) and a write enable
pin (ENW). When ENW is asserted, data is written into the
FIFO on the rising edge of the CKW signal. While ENW is held
active, data is continually written into the FIFO on each CKW
cycle. The output port is controlled in a similar manner by a
free-running read clock (CKR) and a read enable pin (ENR).
The read (CKR) and write (CKW) clocks may be tied together
for single-clock operation or the two clocks may be run inde-
pendently for asynchronous read/write applications. Clock fre-
quencies up to 83.3 MHz are acceptable.
The CY7C441 and CY7C443 clocked FIFOs provide two sta-
tus flag pins (F1 and F2). These flags are decoded to deter-
mine one of four states: Empty, Almost Empty, Intermediate,
and Almost Full (Table
1).
The flags are synchronous; i.e.,
change state relative to either the read clock (CKR) or the write
clock (CKW). The Empty and Almost Empty states are updat-
ed exclusively by the CKR while Almost Full is updated exclu-
sively by CKW. The synchronous flag architecture guarantees
that the flags maintain their status for some minimum time.
The CY7C441 and the CY7C443 use center power and
ground for reduced noise. Both configurations are fabricated
using an advanced.65µm CMOS technology. Input ESD pro-
tection is greater than 2001V, and latch-up is prevented by
reliable layout techniques and guard rings.
Functional Description
The CY7C441 and CY7C443 are high-speed, low-power,
first-in first-out (FIFO) memories with clocked read and write
interfaces. Both FIFOs are 9 bits wide. The CY7C441 has a
512 word by 9 bit memory array, while the CY7C443 has a
2048 word by 9 bit memory array. These devices provide so-
Logic Block Diagram
CKW
ENW
D
0– 8
Pin Configuration
PLCC
Top View
INPUT
REGISTER
WRITE
CONTROL
LOGIC
FLAG
LOGIC
F
1
F
2
D
0
ENW
CKW
V
CC
V
SS
F1
F2
NC
Q
0
D
1
D
2
D
3
NCD
4
D
5
D
6
4 3 2 1 32 31 30
29
5
28
6
27
7
26
8
7C441
25
9
7C443
24
10
23
11
22
12
21
13
14 15 16 17 1819 20
Q
1
Q
2
Q
3
NC Q
4
Q
5
Q
6
D
7
D
8
NC
MR
V
SS
CKR
ENR
Q
8
Q
7
C441-2
WRITE
POINTER
RAM
ARRAY
512 x 9
2048x 9
READ
POINTER
MR
RESET
LOGIC
READ
CONTROL
LOGIC
OUTPUT
REGISTER
CKR
Q
0– 8
ENR
C441-1
Cypress Semiconductor Corporation
Document #: 38-06032 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised December 26, 2002
sdram,nor flash,nand flash
Hey guys, I'm new to embedded systems. I haven't figured out some basic questions yet. I'd like to ask, on a board, there are SDRAM, NOR flash, and NAND flash. Which one is used to store the system? W...
竹子 Embedded System
Design of safety protection device for main drainage pump in underground coal mine (Graduation thesis)
[align=left]Main requirements: 1. This system is responsible for measuring and displaying a series of parameters such as the voltage, current, bearing oil temperature, lubricating oil pressure, and wa...
魅影穿眸 51mcu
EEWORLD University ---- SAM4L-EK: Overview
SAM4L-EK: Overview : https://training.eeworld.com.cn/course/32The SAM4L-EK is our recommended evaluation kit for all SAM4L devices. It features a 256k SAM4L device. The device also features a dot matr...
dongcuipin MCU
0
...
blackbeer Embedded System
fl2416 Hardware User Manual
...
forlinx2013 Download Centre
Wince keeps reporting errors when running programs!
C:\Program Files\Microsoft eMbedded C++ 4.0\Common\EVC\MyProjects\2\2.cpp(4) : fatal error C1083: Cannot open precompiled header file: 'emulatorDbg/2.pch': No such file or directory I get this error r...
zhongguo04 Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2442  980  2804  1141  205  50  20  57  23  5 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号