FUJITSU SEMICONDUCTOR
DATA SHEET
DS05-20881-7E
FLASH MEMORY
CMOS
32 M (4 M
×
8/2 M
×
16) BIT Dual Operation
MBM29DL32XTE/BE
80/90
s
DESCRIPTION
The MBM29DL32XTE/BE are a 32 M-bit, 3.0 V-only Flash memory organized as 4 Mbytes of 8 bits each or
2 Mwords of 16 bits each. These devices are designed to be programmed in-system with the standard system
3.0 V V
CC
supply. 12.0 V V
PP
and 5.0 V V
CC
are not required for write or erase operations. The devices can also
be reprogrammed in standard EPROM programmers.
MBM29DL32XTE/BE are organized into two banks, Bank 1 and Bank 2, which are considered to be two separate
memory arrays for operations. It is the Fujitsu’s standard 3 V only Flash memories, with the additional capability
of allowing a normal non-delayed read access from a non-busy bank of the array while an embedded write (either
a program or an erase) operation is simultaneously taking place on the other bank.
(Continued)
s
PRODUCT LINE UP
Part No.
Power Supply Voltage V
CC
(V)
Max Address Access Time (ns)
Max CE Access Time (ns)
Max OE Access Time (ns)
MBM29DL32XTE/BE
80
3.3
+0.3
−0.3
90
3.0
+0.6
−0.3
80
80
30
90
90
35
s
PACKAGES
48-pin plastic TSOP (1)
Marking Side
48-pin plastic TSOP (1)
63-ball plastic FBGA
Marking Side
(FPT-48P-M19)
(FPT-48P-M20)
(BGA-63P-M01)
MBM29DL32XTE/BE
80/90
(Continued)
In the MBM29DL32XTE/BE, a new design concept is implemented, so called “Sliding Bank Architecture”. Under
this concept, the MBM29DL32XTE/BE can be produced a series of devices with different Bank 1/Bank 2 size
combinations; 4 Mb/28 Mb, 8 Mb/24 Mb, 16 Mb/16 Mb.
To eliminate bus contention the devices have separate chip enable (CE) , write enable (WE) , and output enable
(OE) controls.
The MBM29DL32XTE/BE are pin and command set compatible with JEDEC standard E
2
PROMs. Commands
are written to the command register using standard microprocessor write timings. Register contents serve as
input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally
latch addresses and data needed for the programming and erase operations.
Typically, each sector can be programmed and verified in about 0.5 seconds.
A sector is typically erased and verified in 1.0 second. (If already completely preprogrammed.)
The devices also feature a sector erase architecture. The sector mode allows each sector to be erased and
reprogrammed without affecting other sectors. The MBM29DL32XTE/BE are erased when shipped from the
factory.
Internally generated and regulated voltages are provided for the program and erase operations. A low V
CC
detector
automatically inhibits write operations on the loss of power. The end of program or erase is detected by Data
Polling of DQ
7
, by the Toggle Bit feature on DQ
6
, or the RY/BY output pin. Once the end of a program or erase
cycle has been completed, the devices internally reset to the read mode.
The MBM29DL32XTE/BE memories electrically erase the entire chip or all bits within a sector simultaneously
via Fowler-Nordhiem tunneling. The bytes/words are programmed one byte/word at a time using the EPROM
programming mechanism of hot electron injection.
2
MBM29DL32XTE/BE
80/90
s
FEATURES
• 0.23
µ
m Process Technology
•
Simultaneous Read/Write operations
(dual
bank)
Multiple devices available with different bank sizes (Refer to “MBM29DL32XTE/BE Device Bank Divisions” in
“s FEATURES”)
Host system can program or erase in one bank, then immediately and simultaneously read from the other bank
Zero latency between read and write operations
Read-while-erase
Read-while-program
•
Single 3.0 V read, program, and erase
Minimizes system level power requirements
•
Compatible with JEDEC-standard commands
Uses same software commands as E
2
PROMs
•
Compatible with JEDEC-standard world-wide pinouts
48-pin TSOP (1) (Package suffix : TN
−
Normal Bend Type, TR
−
Reversed Bend Type)
63-ball FBGA (Package suffix : PBT)
• Minimum 100,000 program/erase cycles
•
High performance
80 ns maximum access time
•
Sector erase architecture
Eight 4 Kword and sixty-three 32 Kword sectors in word mode
Eight 8 Kbyte and sixty-three 64 Kbyte sectors in byte mode
Any combination of sectors can be concurrently erased. Also supports full chip erase.
•
Boot Code Sector Architecture
T
=
Top sector
B
=
Bottom sector
•
HiddenROM region
64 Kbyte of HiddenROM, accessible through a new “HiddenROM Enable” command sequence
Factory serialized and protected to provide a secure electronic serial number (ESN)
•
WP/ACC input pin
At V
IL
, allows protection of boot sectors, regardless of sector group protection/unprotection status
At V
ACC
, increases program performance
•
Embedded Erase
TM
Algorithms
Automatically pre-programs and erases the chip or any sector
•
Embedded Program
TM
Algorithms
Automatically writes and verifies data at specified address
• Data Polling and Toggle Bit feature for detection of program or erase cycle completion
•
Ready/Busy output
(RY/BY)
Hardware method for detection of program or erase cycle completion
•
Automatic sleep mode
When addresses remain stable, automatically switch themselves to low power mode.
•
Low V
CC
write inhibit
≤
2.5 V
•
Erase Suspend/Resume
Suspends the erase operation to allow a read data and/or program in another sector within the same device
•
Sector group protection
Hardware method disables any combination of sector groups from program or erase operations
Embedded Erase
TM
and Embedded Program
TM
are trademarks of Advanced Micro Devices, Inc.
(Continued)
3
MBM29DL32XTE/BE
80/90
(Continued)
• Sector Group Protection Set function by Extended sector group protection command
• Fast Programming Function by Extended Command
•
Temporary sector group unprotection
Temporary sector group unprotection via the RESET pin.
• In accordance with CFI (Common Flash Memory Interface)
MBM29DL32XTE/BE Device Bank Divisions
Device
Part Number
MBM29DL322TE/BE
MBM29DL323TE/BE
×
8/× 16
Organiza-
tion
Bank 1
Mega-
bits
4 Mbit
8 Mbit
Sector sizes
Eight 8 Kbyte/4 Kword,
seven 64 Kbyte/32 Kword
Eight 8 Kbyte/4 Kword,
fifteen 64 Kbyte/32 Kword
Eight 8 Kbyte/4 Kword,
thirty-one 64 Kbyte/
32 Kword
Mega-
bits
28 Mbit
24 Mbit
Bank 2
Sector sizes
Fifty-six
64 Kbyte/32 Kword
Forty-eight
64 Kbyte/32 Kword
Thirty-two
64 Kbyte/32 Kword
MBM29DL324TE/BE
16 Mbit
16 Mbit
4
MBM29DL32XTE/BE
80/90
s
PIN ASSIGNMENTS
TSOP (1)
A
15
A
14
A
13
A
12
A
11
A
10
A
9
A
8
A
19
A
20
WE
RESET
N.C.
WP/ACC
RY/BY
A
18
A
17
A
7
A
6
A
5
A
4
A
3
A
2
A
1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
(Marking Side)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
A
16
BYTE
V
SS
DQ
15
/A
-1
DQ
7
DQ
14
DQ
6
DQ
13
DQ
5
DQ
12
DQ
4
V
CC
DQ
11
DQ
3
DQ
10
DQ
2
DQ
9
DQ
1
DQ
8
DQ
0
OE
V
SS
CE
A
0
Normal Bend
(FPT-48P-M19)
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
17
A
18
RY/BY
WP/ACC
N.C.
RESET
WE
A
20
A
19
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
(Marking Side)
Reverse Bend
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
A
0
CE
V
SS
OE
DQ
0
DQ
8
DQ
1
DQ
9
DQ
2
DQ
10
DQ
3
DQ
11
V
CC
DQ
4
DQ
12
DQ
5
DQ
13
DQ
6
DQ
14
DQ
7
DQ
15
/A
-1
V
SS
BYTE
A
16
(FPT-48P-M20)
(Continued)
5