EEWORLDEEWORLDEEWORLD

Part Number

Search

UPD45128841G5-A80-9JF

Description
16MX8 SYNCHRONOUS DRAM, 6ns, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54
Categorystorage    storage   
File Size694KB,84 Pages
ManufacturerRenesas Electronics Corporation
Websitehttps://www.renesas.com/
Download Datasheet Parametric View All

UPD45128841G5-A80-9JF Overview

16MX8 SYNCHRONOUS DRAM, 6ns, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54

UPD45128841G5-A80-9JF Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeTSOP2
package instructionTSOP2,
Contacts54
Reach Compliance Codeunknown
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time6 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PDSO-G54
length22.22 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals54
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize16MX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSOP2
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal pitch0.8 mm
Terminal locationDUAL
width10.16 mm
Base Number Matches1
PRELIMINARY DATA SHEET
MOS INTEGRATED CIRCUIT
µ
PD45128441, 45128841, 45128163
128M-bit Synchronous DRAM
4-bank, LVTTL
Description
The
µ
PD45128441, 45128841, 45128163 are high-speed 134,217,728-bit synchronous dynamic random-access
memories, organized as 8,388,608
×
4
×
4, 4,194,304
×
8
×
4, 2,097,152
×
16
×
4 (word
×
bit
×
bank), respectively.
The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture.
All inputs and outputs are synchronized with the positive edge of the clock.
The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).
These products are packaged in 54-pin TSOP (II).
Features
Fully Synchronous Dynamic RAM, with all signals referenced to a positive clock edge
Pulsed interface
Possible to assert random column address in every cycle
Quad internal banks controlled by A12 and A13 (Bank Select)
Byte control (×16) by LDQM and UDQM
Programmable Wrap sequence (Sequential / Interleave)
Programmable burst length (1, 2, 4, 8 and full page)
Programmable /CAS latency (2 and 3)
Automatic precharge and controlled precharge
CBR (Auto) refresh and self refresh
• ×4, ×8, ×16
organization
Single 3.3 V
±
0.3 V power supply
LVTTL compatible inputs and outputs
4,096 refresh cycles / 64 ms
Burst termination by Burst stop command and Precharge command
The information in this document is subject to change without notice.
Document No. M12650EJ5V0DS00 (5th edition)
Date Published July 1998 NS CP (K)
Printed in Japan
The mark
shows major revised points.
©
1997
MSP430F5438A Interrupt System
1. MSP430F5438A has three timers: TA0, TA1 and TB0. 2. CCR0 has a single interrupt vector with the highest priority. Other CCR1--CCR5 share a common interrupt vector. 3[/font][/color][/p][p=26, null, ...
fish001 Microcontroller MCU
Zhuhai Actions Recruitment Written Exam
This is the written test questions for Zhuhai Actions' recruitment of hardware engineers in 2009...
dulfke Analog electronics
Guide to using coldfire MCU's mini-flexbus to expand memory, flash and other devices
This document explains the precautions when using the mini-flexbus bus interface to expand external devices such as flash or sram, including hardware design points and software settings (mainly how to...
bluehacker NXP MCU
[NUCLEO-L452RE Review] Discussion on methods to improve test accuracy with existing test instruments
This article is purely for discussion - because I originally wanted to build a circuit for testing, but time is limited, so I can only throw it out for discussion and test it later when I have time. I...
zhjb1 stm32/stm8
RC snubber circuit design principles
[i=s] This post was last edited by shaorc on 2019-5-19 18:17 [/i] [font=仿宋, 仿宋_GB2312][size=4][color=#000000]As shown in the figure, in order to reduce the impact of voltage surges on the load and the...
shaorc Analog electronics
28335CMD file problem
In the main() function, 5 arrays are set, each with a length of 5000. Change the CMD file and set its address to ZONE6 (external RAM). The compilation is successful but the operation cannot enter the ...
simon_eun Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 119  446  1983  1110  2297  3  9  40  23  47 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号