EEWORLDEEWORLDEEWORLD

Part Number

Search

CAT25020YA

Description
256X8 SPI BUS SERIAL EEPROM, PDSO8, LEAD AND HALOGEN FREE, TSSOP-8
Categorystorage    storage   
File Size195KB,18 Pages
ManufacturerON Semiconductor
Websitehttp://www.onsemi.cn
Environmental Compliance  
Download Datasheet Parametric View All

CAT25020YA Overview

256X8 SPI BUS SERIAL EEPROM, PDSO8, LEAD AND HALOGEN FREE, TSSOP-8

CAT25020YA Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeSOIC
package instructionTSSOP,
Contacts8
Reach Compliance Codecompliant
ECCN codeEAR99
Maximum clock frequency (fCLK)5 MHz
JESD-30 codeR-PDSO-G8
JESD-609 codee3
length4.4 mm
memory density2048 bit
Memory IC TypeEEPROM
memory width8
Humidity sensitivity level1
Number of functions1
Number of terminals8
word count256 words
character code256
Operating modeSYNCHRONOUS
Maximum operating temperature105 °C
Minimum operating temperature-40 °C
organize256X8
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Parallel/SerialSERIAL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.2 mm
Serial bus typeSPI
Maximum supply voltage (Vsup)6 V
Minimum supply voltage (Vsup)2.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMATTE TIN
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width3 mm
Maximum write cycle time (tWC)5 ms
Base Number Matches1
CAT25010, CAT25020,
CAT25040
1-Kb, 2-Kb and 4-Kb SPI
Serial CMOS EEPROM
Description
The CAT25010/20/40 are 1−Kb/2−Kb/4−Kb Serial CMOS
EEPROM devices internally organized as 128x8/256x8/512x8 bits.
They feature a 16−byte page write buffer and support the Serial
Peripheral Interface (SPI) protocol. The device is enabled through a
Chip Select (CS) input. In addition, the required bus signals are a clock
input (SCK), data input (SI) and data output (SO) lines. The HOLD
input may be used to pause any serial communication with the
CAT25010/20/40 device. These devices feature software and
hardware write protection, including partial as well as full array
protection.
Features
http://onsemi.com
SOIC−8
V SUFFIX
CASE 751BD
MSOP−8
Z SUFFIX
CASE 846AD
TDFN−8*
VP2 SUFFIX
CASE 511AK
20 MHz (5 V) SPI Compatible
1.8 V to 5.5 V Supply Voltage Range
SPI Modes (0,0) & (1,1)
16−byte Page Write Buffer
Self−timed Write Cycle
Hardware and Software Protection
Block Write Protection
Protect 1/4, 1/2 or Entire EEPROM Array
Low Power CMOS Technology
1,000,000 Program/Erase Cycles
100 Year Data Retention
Industrial and Extended Temperature Range
PDIP, SOIC, TSSOP 8−Lead and TDFN, UDFN 8−Pad Packages
These Devices are Pb−Free, Halogen Free/BFR Free, and RoHS
Compliant
V
CC
PDIP−8
L SUFFIX
CASE 646AA
TSSOP−8
Y SUFFIX
CASE 948AL
UDFN−8
HU4 SUFFIX
CASE 517AZ
PIN CONFIGURATION
CS
SO
WP
V
SS
1
V
CC
HOLD
SCK
SI
PDIP (L), SOIC (V), MSOP (Z)
TSSOP (Y), TDFN* (VP2), UDFN (HU4)
For the location of Pin 1, please consult the
corresponding package drawing.
* Not recommended for new designs
PIN FUNCTION
Pin Name
Function
Chip Select
Serial Data Output
Write Protect
Ground
Serial Data Input
Serial Clock
Hold Transmission Input
Power Supply
CS
SI
CS
WP
HOLD
SCK
V
SS
CAT25010
CAT25020
CAT25040
SO
SO
WP
V
SS
SI
SCK
HOLD
V
CC
Figure 1. Functional Symbol
ORDERING INFORMATION
See detailed ordering and shipping information in the package
dimensions section on page 17 of this data sheet.
©
Semiconductor Components Industries, LLC, 2012
January, 2012
Rev. 23
1
Publication Order Number:
CAT25010/D
Simplify the complex, LED signal indication
[i=s]This post was last edited by weizhongc on 2016-9-27 09:38[/i] Here is a signal strength indicator, simple, concise and reliable. #define LEDA1 PAout(7) #define LEDA2 PBout(0) #define LEDA3 PBout(...
weizhongc MCU
Find a circuit for converting the absolute value of an analog signal
It is a circuit that converts negative voltage into positive voltage of the same absolute value. However, the signal is small, with a minimum of tens of mV. Thank you~...
NPY Analog electronics
[FPGA Design Tips] Why can’t gated clocks be used in designs?
wThe count endpoint signal will generate glitches, and using this signal as a clock will cause problems. The MSB wiring is shorter, and the signal change reaches the AND gate first. The AND gate will ...
eeleader FPGA/CPLD
I would like to ask if anyone has experience in using 2450 camif to receive cmmb signals and play them
The idea is this: camif can receive 656 signals, cmmb signals are also in 656 format, and can be played through camif's P or C channel. Now there is a problem with the data received from the channel, ...
kevinliu Embedded System
Save 50 (last 4 places): Buy STM32WB Nucleo Bluetooth Kit (including USB Dongle)
Netizens who have plans to buy in the near future can click to enter the " e- select" discount product list to see if there is anything they need. Products in the list that are more than 200 yuan can ...
nmg RF/Wirelessly

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1841  2261  252  788  2181  38  46  6  16  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号