EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT2308-4PGG8

Description
Clock Driver, PDSO16
Categorylogic    logic   
File Size162KB,13 Pages
ManufacturerIDT (Integrated Device Technology)
Environmental Compliance
Download Datasheet Parametric View All

IDT2308-4PGG8 Overview

Clock Driver, PDSO16

IDT2308-4PGG8 Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
package instructionTSSOP, TSSOP16,.25
Reach Compliance Codeunknown
JESD-30 codeR-PDSO-G16
JESD-609 codee3
MaximumI(ol)0.008 A
Humidity sensitivity level1
Number of terminals16
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP16,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
power supply3.3 V
Certification statusNot Qualified
Nominal supply voltage (Vsup)3.3 V
surface mountYES
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn) - annealed
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Base Number Matches1
IDT2308
3.3V ZERO DELAY CLOCK MULTIPLIER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK MULTIPLIER
FEATURES:
• Phase-Lock Loop Clock Distribution for Applications ranging
from 10MHz to 133MHz operating frequency
• Distributes one clock input to two banks of four outputs
• Separate output enable for each output bank
• External feedback (FBK) pin is used to synchronize the outputs
to the clock input
• Output Skew <200 ps
• Low jitter <200 ps cycle-to-cycle
• 1x, 2x, 4x output options (see table):
– IDT2308-1 1x
– IDT2308-2 1x, 2x
– IDT2308-3 2x, 4x
– IDT2308-4 2x
– IDT2308-1H, -2H, and -5H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
IDT2308
DESCRIPTION:
The IDT2308 is a high-speed phase-lock loop (PLL) clock multiplier. It is
designed to address high-speed clock distribution and multiplication applica-
tions. The zero delay is achieved by aligning the phase between the incoming
clock and the output clock, operable within the range of 10 to 133MHz.
The IDT2308 has two banks of four outputs each that are controlled via two
select addresses. By proper selection of input addresses, both banks can be
put in tri-state mode. In test mode, the PLL is turned off, and the input clock
directly drives the outputs for system testing purposes. In the absence of an
input clock, the IDT2308 enters power down, and the outputs are tri-stated. In
this mode, the device will draw less than 25µA.
The IDT2308 is available in six unique configurations for both pre-
scaling and multiplication of the Input REF Clock. (See available options
table.)
The PLL is closed externally to provide more flexibility by allowing the user
to control the delay between the input clock and the outputs.
The IDT2308 is characterized for both Industrial and Commercial operation.
NOTE:
For new designs, refer to AN-233.
FUNCTIONAL BLOCK DIAGRAM
(-3, -4)
FBK
REF
16
1
2
(-5)
2
PLL
3
2
CLKA1
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
(-2, -3)
2
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2006
Integrated Device Technology, Inc.
MARCH 2006
DSC 5173/11
Solar power system chip (ST)
Solar power system chip (ST)STMicroelectronics (ST) has launched the industry's first solar power system chip that integrates two important functions: power optimization and power conversion. Whether ...
安_然 Energy Infrastructure?
Understand the meaning of short-circuit current of power supply in one article
[size=4]Short-circuit current is the current that flows when an abnormal connection (i.e., short circuit) occurs between phases or between phases and the ground (or neutral line) during the operation ...
木犯001号 Power technology
Requesting STM32F10xxx English firmware library manual
I can't find it on the Chinese official website of ST. When I clicked the English download button, it said the resource no longer exists.Then I went to the English official website of ST and searched ...
hbwzh stm32/stm8
FPGA internal signal driving capability
The output signal of a module is connected to several modules. I don't know if this will cause insufficient driving capability. There is no problem with compilation, but I am still a little worried....
hzfywht FPGA/CPLD
Impedance matching design principles and methods
Impedance matching is a part of microwave electronics. It is mainly used on transmission lines to ensure that all high-frequency microwave signals can be transmitted to the load point. Purpose, almost...
btty038 RF/Wirelessly
How to Design the Parameters of Second-Order Low-Pass Filter Circuit
How to determine C1 in low-pass filter circuit? How is this formula derived? Please help me!...
陈陈陈呀 Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1308  2168  2536  1454  942  27  44  52  30  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号