EEWORLDEEWORLDEEWORLD

Part Number

Search

TSPC860MHMZPU40D4

Description
RISC Microprocessor, 32-Bit, 40MHz, CMOS, PBGA357, PLASTIC, BGA-357
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size2MB,90 Pages
ManufacturerAtmel (Microchip)
Download Datasheet Parametric View All

TSPC860MHMZPU40D4 Overview

RISC Microprocessor, 32-Bit, 40MHz, CMOS, PBGA357, PLASTIC, BGA-357

TSPC860MHMZPU40D4 Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeBGA
package instructionBGA, BGA357,19X19,50
Contacts357
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Address bus width32
bit size32
boundary scanYES
maximum clock frequency40 MHz
External data bus width32
FormatFIXED POINT
Integrated cacheYES
JESD-30 codeS-PBGA-B357
JESD-609 codee0
length25 mm
low power modeYES
Number of terminals357
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA357,19X19,50
Package shapeSQUARE
Package formGRID ARRAY
power supply3.3 V
Certification statusNot Qualified
Maximum seat height2.05 mm
speed40 MHz
Maximum supply voltage3.465 V
Minimum supply voltage3.135 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1.27 mm
Terminal locationBOTTOM
width25 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR, RISC
Base Number Matches1
Features
PowerPC
®
Single Issue Integer Core
Precise Exception Model
Extensive System Development Support
– On-chip Watchpoints and Breakpoints
– Program Flow Tracking
– On-chip Emulation (Once) Development Interface
High Performance (Dhrystone 2.1: 52 MIPS at 50 MHz, 3.3V, 1.3 Watts Total Power)
Low Power (< 241 mW at 25 MHz, 2.4V Internal, 3.3V I/O-core, Caches, MMUs, I/O)
MPC8XX PowerPC System Interface, Including a Periodic Interrupt Timer, a Bus
Monitor, and Real-time Clocks
Single Issue, 32-bit Version of the Embedded PowerPC Core (Fully Compatible with
Book 1 of the PowerPC Architecture Definition) with 32 x 32-bit Fixed Point Registers
– Embedded PowerPC Performs Branch Folding, Branch Prediction with
Conditional Prefetch, without Conditional Execution
– 4-Kbyte Data Cache and 4-Kbyte Instruction Cache, Each with an MMU
– Instruction and Data Caches are Two-way, Set Associative, Physical Address,
4 Word Line Burst, Least Recently Used (LRU) Replacement, Lockable On-line
Granularity
– MMUs with 32 Entry TLB, Fully Associative Instruction and Data TLBs
– MMUs Support Multiple Page Sizes of 4 KB, 16 KB, 256 KB, 512 KB and 8 MB;
16 Virtual Address Spaces and 8 Protection Groups
– Advanced On-chip Emulation Debug Mode
Up to 32-bit Data Bus (Dynamic Bus Sizing for 8- and 16-bit)
32 Address Lines
Fully Static Design
V
CC
= +3.3V ± 5%
f
max
= 66 MHz (80 MHz (TBC))
Military Temperature Range: -55°C < T
C
< +125°C
P
D
= 0.75 W Typical at 66 MHz
32-bit Quad
Integrated
Power QUICC™
Communication
Controller
TSPC860
Description
The TSPC860 PowerPC QUad Integrated Communication Controller (Power
QUICC
) is a versatile one-chip integrated microprocessor and peripheral combina-
tion that can be used in a variety of controller applications. It particularly excels in
communications and networking systems. The Power QUICC (pronounced “quick”)
can be described as a PowerPC-based derivative of the TS68EN360 (QUICC
).
The CPU on the TSPC860 is a 32-bit PowerPC implementation that incorporates
memory management units (MMUs) and instruction and data caches. The communi-
cations processor module (CPM) of the TS68EN360 QUICC has been enhanced with
the addition of a Two-wire Interface (TWI) compatible with protocols such as I
2
C. Mod-
erate to high digital signal processing (DSP) functionality has been added to the CPM.
The memory controller has been enhanced, enabling the TSPC860 to support any
type of memory, including high performance memories and newer dynamic random
access memories (DRAMs). Overall system functionality is completed with the addi-
tion of a PCMCIA socket controller supporting up to two sockets and a real-time clock.
PBGA 357
ZP suffix
Rev. 2129A–HIREL–08/02
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2633  1825  1286  1525  1336  54  37  26  31  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号