EEWORLDEEWORLDEEWORLD

Part Number

Search

M24128-BRDL5T

Description
16KX8 I2C/2-WIRE SERIAL EEPROM, PDSO14, 0.169 INCH, TSSOP-14
Categorystorage    storage   
File Size118KB,19 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric View All

M24128-BRDL5T Overview

16KX8 I2C/2-WIRE SERIAL EEPROM, PDSO14, 0.169 INCH, TSSOP-14

M24128-BRDL5T Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeTSSOP
package instruction0.169 INCH, TSSOP-14
Contacts14
Reach Compliance Codenot_compliant
ECCN codeEAR99
Maximum clock frequency (fCLK)0.4 MHz
Data retention time - minimum40
Durability100000 Write/Erase Cycles
I2C control byte1010DDDR
JESD-30 codeR-PDSO-G14
JESD-609 codee0
length5 mm
memory density131072 bit
Memory IC TypeEEPROM
memory width8
Number of functions1
Number of terminals14
word count16384 words
character code16000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-20 °C
organize16KX8
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP14,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Parallel/SerialSERIAL
power supply2/3.3 V
Certification statusNot Qualified
Maximum seat height1.2 mm
Serial bus typeI2C
Maximum standby current0.000001 A
Maximum slew rate0.0005 mA
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)1.8 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationDUAL
width4.4 mm
Maximum write cycle time (tWC)10 ms
write protectHARDWARE
Base Number Matches1
M24256-B
M24128-B
256/128 Kbit Serial I C Bus EEPROM
With Three Chip Enable Lines
PRELIMINARY DATA
s
s
Compatible with I
2
C Extended Addressing
Two Wire I
2
C Serial Interface
Supports 400 kHz Protocol
Single Supply Voltage:
– 4.5V to 5.5V for M24xxx-B
– 2.5V to 5.5V for M24xxx-BW
– 1.8V to 3.6V for M24xxx-BR
s
8
1
PSDIP8 (BN)
0.25 mm frame
14
1
TSSOP14 (DL)
169 mil width
s
s
s
s
s
s
s
s
Hardware Write Control
BYTE and PAGE WRITE (up to 64 Bytes)
RANDOM and SEQUENTIAL READ Modes
Self-Timed Programming Cycle
Automatic Address Incrementing
Enhanced ESD/Latch-Up Behavior
100000 Erase/Write Cycles (minimum)
40 Year Data Retention (minimum)
8
1
SO8 (MN)
150 mil width
8
1
TSSOP8 (DW)
169 mil width
DESCRIPTION
These I
2
C-compatible electrically erasable pro-
grammable memory (EEPROM) devices are orga-
nized as 32Kx8 bits (M24256-B) and 16Kx8 bits
(M24128-B).
These memory devices are compatible with the
I
2
C extended memory standard. This is a two wire
serial interface that uses a bi-directional data bus
and serial clock. The memory carries a built-in 4-
bit unique Device Type Identifier code (1010) in
accordance with the I
2
C bus definition.
Figure 1. Logic Diagram
VCC
3
Table 1. Signal Names
E0, E1, E2
SDA
Chip Enable Inputs
Serial Data/Address Input/
Output
Serial Clock
Write Control
Supply Voltage
Ground
E0-E2
SCL
WC
M24256-B
M24128-B
SDA
SCL
WC
V
CC
V
SS
VSS
AI02809
February 2000
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
1/19

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2827  1332  200  1823  855  57  27  5  37  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号