EEWORLDEEWORLDEEWORLD

Part Number

Search

EBE10RD4AJFA-6E-E

Description
1GB Registered DDR2 SDRAM DIMM
Categorystorage    storage   
File Size205KB,30 Pages
ManufacturerELPIDA
Websitehttp://www.elpida.com/en
Environmental Compliance
Download Datasheet Parametric Compare View All

EBE10RD4AJFA-6E-E Overview

1GB Registered DDR2 SDRAM DIMM

EBE10RD4AJFA-6E-E Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerELPIDA
Parts packaging codeDIMM
package instructionDIMM, DIMM240,40
Contacts240
Reach Compliance Codeunknown
ECCN codeEAR99
access modeSINGLE BANK PAGE BURST
Maximum access time0.45 ns
Other featuresAUTO/SELF REFRESH
Maximum clock frequency (fCLK)333 MHz
I/O typeCOMMON
JESD-30 codeR-XDMA-N240
memory density9663676416 bit
Memory IC TypeDDR DRAM MODULE
memory width72
Number of functions1
Number of ports1
Number of terminals240
word count134217728 words
character code128000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature
organize128MX72
Output characteristics3-STATE
Package body materialUNSPECIFIED
encapsulated codeDIMM
Encapsulate equivalent codeDIMM240,40
Package shapeRECTANGULAR
Package formMICROELECTRONIC ASSEMBLY
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply1.8 V
Certification statusNot Qualified
refresh cycle8192
self refreshYES
Maximum standby current0.799 A
Maximum slew rate3.73 mA
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountNO
technologyCMOS
Temperature levelOTHER
Terminal formNO LEAD
Terminal pitch1 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
DATA SHEET
1GB Registered DDR2 SDRAM DIMM
EBE10RD4AJFA (128M words
×
72 bits, 1 Rank)
Specifications
Density: 1GB
Organization
128M words
×
72 bits, 1 rank
Mounting 18 pieces of 512M bits DDR2 SDRAM
sealed in FBGA
Package: 240-pin socket type dual in line memory
module (DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free (RoHS compliant)
Power supply: VDD
=
1.8V
±
0.1V
Data rate: 667Mbps/533Mbps/400Mbps (max.)
Four internal banks for concurrent operation
(components)
Interface: SSTL_18
Burst lengths (BL): 4, 8
/CAS Latency (CL): 3, 4, 5
Precharge: auto precharge option for each burst
access
Refresh: auto-refresh, self-refresh
Refresh cycles: 8192 cycles/64ms
Average refresh period
7.8µs at 0°C
TC
≤ +85°C
3.9µs at
+85°C <
TC
≤ +95°C
Operating case temperature range
TC = 0°C to +95°C
Features
Double-data-rate architecture; two data transfers per
clock cycle
The high-speed data transfer is realized by the 4 bits
prefetch pipelined architecture
Bi-directional differential data strobe (DQS and /DQS)
is transmitted/received with data for capturing data at
the receiver
DQS is edge-aligned with data for READs; center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge; data
referenced to both edges of DQS
Posted /CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
1 piece of PLL clock driver, 2 pieces of register driver
and 1 piece of serial EEPROM (2K bits EEPROM) for
Presence Detect (PD)
Document No. E1038E30 (Ver. 3.0)
Date Published March 2008 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2007-2008

EBE10RD4AJFA-6E-E Related Products

EBE10RD4AJFA-6E-E EBE10RD4AJFA-4A-E EBE10RD4AJFA
Description 1GB Registered DDR2 SDRAM DIMM 1GB Registered DDR2 SDRAM DIMM 1GB Registered DDR2 SDRAM DIMM
Temperature Analysis in Mixed-Signal Chip Design
This article describes a detailed 3D thermal analysis that is integrated directly into the chip design flow and how it helps chip designers and architects better understand the temperature gradients w...
fighting FPGA/CPLD
【DLP at CES 2014】
[i=s] This post was last edited by Sur on 2014-1-16 15:59 [/i] [align=left] Let's review the CES 2014 held in Las Vegas, USA a few days ago. Were you shocked by the latest automotive head-up display s...
Sur TI Technology Forum
Assembly Language Programming [Download]
Chapter 1 Basic Knowledge 1.1 Assembly Language and Its Characteristics 1.2 Data Representation 1.3 8086 CPU and Register Group 1.4 Formation of Memory Physical Address Chapter 2 Addressing Modes and ...
3456 MCU
Win 2000 cannot recognize our USB device
We are developing a USB device, and the hardware has been formed. However, the problem is: when the device is inserted into the XP system, two unknown USB devices will appear in the system's resource ...
dzt Embedded System
The CoreMark scores of the same STM32 microcontroller vary greatly. What is the reason?
Today I saw a forum friend testing a board based on the new low-power series chip from GD32. The board introduced the differences between the current Arm-Cortex M series cores, including the introduct...
bobde163 stm32/stm8
MSP430 MCU timer TA interrupt program
For a detailed explanation of this program, you can download the e-book by clicking on the picture above.The original book has a total of 4 programs.Program 1#include msp430x41x.h void main(void) { WD...
灞波儿奔 Microcontroller MCU

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2900  2523  480  379  964  59  51  10  8  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号