EEWORLDEEWORLDEEWORLD

Part Number

Search

531HC345M000DGR

Description
CMOS/TTL Output Clock Oscillator, 345MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531HC345M000DGR Overview

CMOS/TTL Output Clock Oscillator, 345MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531HC345M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency345 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeCMOS/TTL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
What tools are needed for reflow soldering?
Existing tools: infrared radiation and hot air mixed SMT lead-free reflow furnace. I think I need steel mesh, scraper, solder paste. [b] Red glue is too complicated, is it okay? Do I need a carrier bo...
大发明家 PCB Design
ATK-0.96' OLED module
ATK-0.96' OLED module complete set of information, including schematics and source code. I have tested and debugged it myself, and it can be called directly.#include "oled.h"#include "stdlib.h"#includ...
jiminhe Test/Measurement
Some questions about impedance or admittance characteristic curve
In general, the characteristic curve of the transducer is the impedance characteristic curve composed of R and X, or the admittance characteristic curve composed of G and B. But now the curve of my tr...
shaorc Integrated technical exchanges
It's urgent. Why do I keep getting errors when I assign the dial code to the program?
Arbitrary integer division, duty cycle is 50% (VHDL) --Hope it can help you--******************************************-- --Program name: Arbitrary integer division, duty cycle is 50% --**************...
pyy1980 FPGA/CPLD
Capture mode of timer A
msp430f5529lp sets TIMER A to capture mode and captures the rising edge. Does this have any requirements for the port input voltage? I have a board that can only output about 1.45V voltage. I want to ...
jianhong0425 MCU
(Reposted) Seniors’ advice to students who are going to participate in electronic design competitions
[i=s]This post was last edited by paulhyde on 2014-9-15 09:39[/i] Recently, the training and preparation for the National Undergraduate Electronic Design Competition has been carried out in full swing...
文浩 Electronics Design Contest

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2160  499  1691  1710  65  44  11  35  2  26 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号