EEWORLDEEWORLDEEWORLD

Part Number

Search

3D3220S-20

Description
MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D3220)
Categorylogic    logic   
File Size125KB,4 Pages
ManufacturerData Delay Devices
Environmental Compliance
Download Datasheet Parametric View All

3D3220S-20 Overview

MONOLITHIC 10-TAP FIXED DELAY LINE (SERIES 3D3220)

3D3220S-20 Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerData Delay Devices
Parts packaging codeSOIC
package instructionSOP, SOP16,.4
Contacts16
Reach Compliance Codecompliant
series3220
Input frequency maximum value (fmax)16.7 MHz
JESD-30 codeR-PDSO-G16
length10.335 mm
Logic integrated circuit typeSILICON DELAY LINE
Number of functions1
Number of taps/steps10
Number of terminals16
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP16,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply3.3 V
Maximum supply current (ICC)5.5 mA
programmable delay lineNO
Prop。Delay @ Nom-Sup200 ns
Certification statusNot Qualified
Maximum seat height2.71 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Total delay nominal (td)200 ns
width7.51 mm
Base Number Matches1
3D3220
MONOLITHIC 10-TAP
FIXED DELAY LINE
(SERIES 3D3220)
FEATURES
PACKAGES
IN
N/C
O2
O4
O6
O8
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
VDD
O1
O3
O5
O7
O9
O10
All-silicon, low-power CMOS technology
IN
1
14 VDD
TTL/CMOS compatible inputs and outputs
N/C
2
13 O1
Vapor phase, IR and wave solderable
O2
3
12 O3
Auto-insertable (DIP pkg.)
O4
4
11 O5
Low ground bounce noise
Leading- and trailing-edge accuracy
O6
5
10 O7
Delay range:
0.75ns through 7000ns
O8
6
9 O9
Delay tolerance:
2% or 0.5ns
GND
7
8 O10
Temperature stability:
±2%
typical (-40C to 85C)
3D3220-xx DIP
Vdd stability:
±1%
typical (3.0V-3.6V)
3D3220G-xx Gull-Wing
Minimum input pulse width:
15% of total delay
14-pin Gull-Wing available as drop-in
For mechanical dimensions, click
here
.
replacement for hybrid delay lines
For package marking details, click
here
.
3D3220D-xx SOIC
IN
N/C
N/C
O2
O4
O6
O8
GND
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
VDD
N/C
O1
O3
O5
O7
O9
O10
3D3220S-xx SOL
FUNCTIONAL DESCRIPTION
The 3D3220 10-Tap Delay Line product family consists of fixed-delay
CMOS integrated circuits. Each package contains a single delay line,
tapped and buffered at 10 points spaced uniformly in time. Tap-to-tap
(incremental) delay values can range from 0.75ns through 700ns. The
input is reproduced at the outputs without inversion, shifted in time as
per the user-specified dash number. The 3D3220 is TTL- and CMOS-
compatible, capable of driving ten 74LS-type loads, and features both
rising- and falling-edge accuracy.
The all-CMOS 3D3220 integrated circuit has been designed as a
reliable, economic alternative to hybrid TTL fixed delay lines. It is
offered in a standard 14-pin auto-insertable DIP and space saving
surface mount 14-pin SOIC and 16-pin SOL packages.
PIN DESCRIPTIONS
IN
O1
O2
O3
O4
O5
O6
O7
O8
O9
O10
VDD
GND
Delay Line Input
Tap 1 Output (10%)
Tap 2 Output (20%)
Tap 3 Output (30%)
Tap 4 Output (40%)
Tap 5 Output (50%)
Tap 6 Output (60%)
Tap 7 Output (70%)
Tap 8 Output (80%)
Tap 9 Output (90%)
Tap 10 Output (100%)
+3.3 Volts
Ground
TABLE 1: PART NUMBER SPECIFICATIONS
DASH
NUMBER
-.75
-1
-1.5
-2
-2.5
-4
-5
-10
-20
-50
-100
-700
TOLERANCES
TOTAL
TAP-TAP
DELAY (ns)
DELAY (ns)
6.75
±
0.5*
0.75
±
0.4
9.0
±
0.5*
1.0
±
0.5
13.5
±
0.5*
1.5
±
0.7
18.0
±
0.5*
2.0
±
0.8
22.5
±
0.5*
2.5
±
1.0
36.0
±
0.7*
4.0
±
1.3
50.0
±
1.0
5.0
±
1.5
100.0
±
2.0
10.0
±
2.0
200.0
±
4.0
20.0
±
4.0
500.0
±
10
50.0
±
10
1000
±
20
100
±
20
7000
±
140
700
±
140
Rec’d Max
Frequency
28.4 MHz
23.8 MHz
18.0 MHz
14.5 MHz
12.1 MHz
8.33 MHz
6.67 MHz
3.33 MHz
1.67 MHz
0.67 MHz
0.33 MHz
0.05 MHz
INPUT RESTRICTIONS
Absolute Max
Rec’d Min
Frequency
Pulse Width
166.7 MHz
17.6 ns
166.7 MHz
21.0 ns
166.7 MHz
27.8 ns
166.7 MHz
34.5 ns
125.0 MHz
41.2 ns
133.3 MHz
60.0 ns
66.7 MHz
75.0 ns
33.3 MHz
150 ns
16.7 MHz
300 ns
6.67 MHz
750 ns
3.33 MHz
1500 ns
0.48 MHz
10500 ns
Absolute Min
Pulse Width
3.00 ns
3.00 ns
3.00 ns
3.00 ns
4.00 ns
6.00 ns
7.50 ns
15.0 ns
30.0 ns
75.0 ns
150 ns
1050 ns
2005
Data Delay Devices
* Total delay referenced to Tap1 output; Input-to-Tap1 = 7.5ns
±
1.0ns
NOTE: Any dash number between .75 and 700 not shown is also available as standard.
Doc #05001
12/22/05
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 201  467  2003  994  815  5  10  41  21  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号