EEWORLDEEWORLDEEWORLD

Part Number

Search

GS881E18BGT-250V

Description
Cache SRAM, 512KX18, 5.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
Categorystorage    storage   
File Size1MB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Environmental Compliance
Download Datasheet Parametric View All

GS881E18BGT-250V Overview

Cache SRAM, 512KX18, 5.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100

GS881E18BGT-250V Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
Parts packaging codeQFP
package instructionLQFP,
Contacts100
Reach Compliance Codeunknown
ECCN code3A991.B.2.B
Maximum access time5.5 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 codeR-PQFP-G100
JESD-609 codee3
length20 mm
memory density9437184 bit
Memory IC TypeCACHE SRAM
memory width18
Humidity sensitivity level3
Number of functions1
Number of terminals100
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX18
Package body materialPLASTIC/EPOXY
encapsulated codeLQFP
Package shapeRECTANGULAR
Package formFLATPACK, LOW PROFILE
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)260
Certification statusNot Qualified
Maximum seat height1.6 mm
Maximum supply voltage (Vsup)2 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.65 mm
Terminal locationQUAD
Maximum time at peak reflow temperatureNOT SPECIFIED
width14 mm
Base Number Matches1
GS881E18/32/36C(T/D)-xxxV
100-Pin TQFP & 165-bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 1.8 V or 2.5 V +10%/–10% core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
• RoHS-compliant 100-lead TQFP and 165-bump BGA
packages available
512K x 18, 256K x 32, 256K x 36
9Mb Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
DCD Pipelined Reads
The GS881E18/32/36C(T/D)-xxxV is a DCD (Dual Cycle
Deselect) pipelined synchronous SRAM. SCD (Single Cycle
Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then
begin turning off their outputs just after the second rising edge
of clock.
Functional Description
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV) and write control inputs (Bx,
BW, GW) are synchronous and are controlled by a positive-
edge-triggered clock input (CK). Output enable (G) and power
down control (ZZ) are asynchronous inputs. Burst cycles can
be initiated with either ADSP or ADSC inputs. In Burst mode,
subsequent burst addresses are generated internally and are
controlled by ADV. The burst address counter may be
configured to count in either linear or interleave order with the
ec
om
Applications
The GS881E18/32/36C(T/D)-xxxV is a 9,437,184-bit high
performance synchronous SRAM with a 2-bit burst address
counter. Although of a type originally developed for Level 2
Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM
applications, ranging from DSP main store to networking chip
set support.
m
en
de
N
ot
R
Paramter Synopsis
-250
-200
3.0
5.0
170
195
6.5
6.5
140
160
d
fo
r
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS881E18/32/36C(T/D)-xxxV operates on a 1.8 V or 2.5
V power supply. All input are 2.5 V and 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 2.5 V and 1.8 V
compatible.
N
ew
D
-150
3.8
6.7
140
160
7.5
7.5
128
145
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
200
230
5.5
5.5
160
185
Flow Through
2-1-1-1
Rev: 1.02a 2/2008
1/36
es
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
ig
n
Unit
ns
ns
mA
mA
ns
ns
mA
mA
© 2006, GSI Technology
What are RF connectors used for?
[size=4]What is an RF connector? [size=4] An RF connector is defined as a detachable component that is usually attached to a cable or device for electrical connection of a transmission line system. Fr...
Jacktang RF/Wirelessly
[RT-Thread reading notes] (2) Thread stack initialization, ready list and scheduler
[b]1. Thread stack initialization[/b] In thread initialization, one of the steps is to initialize the thread stack. The thread stack is a continuous memory space (global array) in the MCU RAM. Then th...
dong2213dong Embedded System
Recommend a tool for drawing flowcharts
[i=s] This post was last edited by paulhyde on 2014-9-15 03:23 [/i] After installation, click on the exe in the crack and then click on patch. Copy the generated exe to the installation directory. It'...
open82977352 Electronics Design Contest
How can EVC use the CListCtrl control to achieve the same functions as Explorer (Explorer.exe)? Thank you!
I want to make a program similar to CFileDialog. The problem is that CFileDialog cannot define its own appearance. I want to display different icons for different file extensions like Explorer. I plan...
oranland Embedded System
What do you need to bring for the spring outing on 5.16?
Brainstorming. I only remember that the office mentioned charcoal, meat, chili powder, cumin, salt, fruit, water, barbecue tent (rental), poker, etc. Please help me add anything~~...
soso Talking
Several new wireless series products have been launched, come to eStore to buy them now!
[table=98%] [tr][td=2.1][b]Range specification -Specifies with free-standing graphics[/b][/td][td=2.1][color=#118899][url=http://www.ti.com.cn/ww/eStore/index_p01.sh tml?DCMP=store_promotion&HQS=store...
EEWORLD社区 Analogue and Mixed Signal

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 366  1760  2621  2307  480  8  36  53  47  10 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号