EEWORLDEEWORLDEEWORLD

Part Number

Search

74LVX08_04

Description
LV/LV-A/LVX/H SERIES, QUAD 2-INPUT AND GATE, PDSO14
Categorysemiconductor    logic   
File Size152KB,11 Pages
ManufacturerSTMicroelectronics
Websitehttp://www.st.com/
Download Datasheet Parametric Compare View All

74LVX08_04 Overview

LV/LV-A/LVX/H SERIES, QUAD 2-INPUT AND GATE, PDSO14

74LVX08_04 Parametric

Parameter NameAttribute value
Number of functions4
Number of terminals14
Maximum operating temperature125 Cel
Minimum operating temperature-55 Cel
Maximum supply/operating voltage3.6 V
Minimum supply/operating voltage2 V
Rated supply voltage2.7 V
Processing package descriptionSOP-14
Lead-freeYes
EU RoHS regulationsYes
stateACTIVE
CraftsmanshipCMOS
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
surface mountYes
Terminal formGULL WING
Terminal spacing1.27 mm
terminal coatingNICKEL PALLADIUM GOLD
Terminal locationDUAL
Packaging MaterialsPLASTIC/EPOXY
Temperature levelMILITARY
seriesLV/LV-A/LVX/H
Logic IC typeAND
Number of inputs2
propagation delay TPD18 ns
74LVX08
LOW VOLTAGE CMOS QUAD 2-INPUT AND GATE
WITH 5V TOLERANT INPUTS
s
s
s
s
s
s
s
s
s
s
s
HIGH SPEED:
t
PD
= 4.8ns (TYP.) at V
CC
= 3.3V
5V TOLERANT INPUTS
INPUT VOLTAGE LEVEL:
V
IL
=0.8V, V
IH
=2V AT V
CC
=3V
LOW POWER DISSIPATION:
I
CC
= 2
µA
(MAX.) at T
A
=25°C
LOW NOISE:
V
OLP
= 0.3V (TYP.) at V
CC
= 3.3V
SYMMETRICAL OUTPUT IMPEDANCE:
|I
OH
| = I
OL
= 4mA (MIN)
BALANCED PROPAGATION DELAYS:
t
PLH
t
PHL
OPERATING VOLTAGE RANGE:
V
CC
(OPR) = 2V to 3.6V (1.2V Data Retention)
PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 08
IMPROVED LATCH-UP IMMUNITY
POWER DOWN PROTECTION ON INPUTS
SOP
TSSOP
Table 1: Order Codes
PACKAGE
SOP
TSSOP
T&R
74LVX08MTR
74LVX08TTR
DESCRIPTION
The 74LVX08 is a low voltage CMOS QUAD
2-INPUT AND GATE fabricated with sub-micron
silicon gate and double-layer metal wiring C
2
MOS
technology. It is ideal for low power, battery
operated and low noise 3.3V applications.
The internal circuit is composed of 2 stages
including buffer output, which provides high noise
immunity and stable output.
Power down protection is provided on all inputs
and 0 to 7V can be accepted on inputs with no
regard to the supply voltage.
This device can be used to interface 5V to 3V
system. It combines high speed performance with
the true CMOS low power consumption. All inputs
and outputs are equipped with protection circuits
against static discharge, giving them 2KV ESD
immunity and transient excess voltage.
Figure 1: Pin Connection And IEC Logic Symbols
August 2004
Rev. 4
1/11

74LVX08_04 Related Products

74LVX08_04 74LVX08
Description LV/LV-A/LVX/H SERIES, QUAD 2-INPUT AND GATE, PDSO14 LV/LV-A/LVX/H SERIES, QUAD 2-INPUT AND GATE, PDSO14
Number of functions 4 4
Number of terminals 14 14
Maximum operating temperature 125 Cel 125 Cel
Minimum operating temperature -55 Cel -55 Cel
Maximum supply/operating voltage 3.6 V 3.6 V
Minimum supply/operating voltage 2 V 2 V
Rated supply voltage 2.7 V 2.7 V
Processing package description SOP-14 SOP-14
Lead-free Yes Yes
EU RoHS regulations Yes Yes
state ACTIVE ACTIVE
Craftsmanship CMOS CMOS
packaging shape RECTANGULAR RECTANGULAR
Package Size SMALL OUTLINE SMALL OUTLINE
surface mount Yes Yes
Terminal form GULL WING GULL WING
Terminal spacing 1.27 mm 1.27 mm
terminal coating NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD
Terminal location DUAL DUAL
Packaging Materials PLASTIC/EPOXY PLASTIC/EPOXY
Temperature level MILITARY MILITARY
series LV/LV-A/LVX/H LV/LV-A/LVX/H
Logic IC type AND AND
Number of inputs 2 2
propagation delay TPD 18 ns 18 ns

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2505  1900  1487  681  301  51  39  30  14  7 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号