EEWORLDEEWORLDEEWORLD

Part Number

Search

OR2C15A-2PS208

Description
Field Programmable Gate Array, 400 CLBs, 19200 Gates, CMOS, PQFP208, POWER, SQFP2-208
CategoryProgrammable logic devices    Programmable logic   
File Size2MB,180 Pages
ManufacturerLSC/CSI
Websitehttps://lsicsi.com
Download Datasheet Parametric View All

OR2C15A-2PS208 Overview

Field Programmable Gate Array, 400 CLBs, 19200 Gates, CMOS, PQFP208, POWER, SQFP2-208

OR2C15A-2PS208 Parametric

Parameter NameAttribute value
Parts packaging codeQFP
package instruction,
Contacts208
Reach Compliance Codeunknown
Other featuresMAXIMUM NUMBER OF EQUIVALENT GATES IS UPTO 44200
Combined latency of CLB-Max4.1 ns
JESD-30 codeS-PQFP-G208
Configurable number of logic blocks400
Equivalent number of gates19200
Number of terminals208
Maximum operating temperature70 °C
Minimum operating temperature
organize400 CLBS, 19200 GATES
Package body materialPLASTIC/EPOXY
Package shapeSQUARE
Package formFLATPACK
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum supply voltage5.25 V
Minimum supply voltage4.75 V
Nominal supply voltage5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal formGULL WING
Terminal locationQUAD
Base Number Matches1
Data Sheet
August 1996
ORCA
OR2CxxA (5.0 V) and OR2TxxA (3.3 V) Series
Field-Programmable Gate Arrays
Features
s
s
Flip-flop/latch options to allow programmable prior-
ity of synchronous set/reset vs. clock enable
Enhanced cascadable nibble-wide data path
capabilities for comparators and multiplexers
Innovative, abundant, and hierarchical nibble-
oriented routing resources that allow automatic
use of internal gates for all device densities without
sacrificing performance
Internal fast-carry for arithmetic functions
Upward bit stream compatible from the
ORCA
ATT2Cxx/ATT2Txx series of devices
TTL or CMOS input levels programmable per pin
for the OR2CxxA (5.0 V) devices
Individually programmable drive capability: 12 mA
sink/6 mA source or 6 mA sink/3 mA source
Built-in boundary scan (
IEEE
*1149.1)
Full PCI bus compliance
Supported by industry-standard CAE tools for
design entry, synthesis, and simulation with
ORCA
Foundry Development System support (for back-
end implementation)
High-performance, cost-effective, low-power
0.35
µm
CMOS technology (four-input look-up
table delay less than 2.1 ns with -4 speed grade,
less than 1.7 ns with advance -5 speed grade)
High density (up to 43,200 usable, logic-only
gates; or 99,400 gates including RAM)
Up to 480 user I/Os (OR2TxxA I/Os are 5 V
tolerant to allow interconnection to both 3.3 V and
5 V devices, selectable on a per-pin basis)
Four 16-bit look-up tables and four latches/flip-
flops per PFU, nibble-oriented for implementing
4-, 8-, 16-, and/or 32-bit (or wider) bus structures
Fast on-chip user SRAM has features to simplify
RAM design and increase RAM speed:
— Asynchronous single port: 64 bits/PFU
— Synchronous single port: 64 bits/PFU
— Synchronous dual port: 32 bits/PFU
Improved ability to combine PFUs to create larger
RAM structures using write-port enable
Fast, dense multipliers can be created with the
multiplier mode (4 x 1 multiplier/PFU):
— 8 x 8 multiplier requires only 16 PFUs
— 30% increase in speed
s
s
s
s
s
s
s
s
s
s
s
s
s
s
s
*
IEEE
is a registered trademark of The Institute of Electrical and
Electronics Engineers.
Table 1.
ORCA
OR2CxxA/OR2TxxA Series FPGAs
Device
OR2C04A/OR2T04A
OR2C06A/OR2T06A
OR2C08A/OR2T08A
OR2C10A/OR2T10A
OR2C12A/OR2T12A
OR2C15A/OR2T15A
OR2C26A/OR2T26A
OR2C40A/OR2T40A
Usable
Gates*
4,800—11,000
6,900—15,900
9,400—21,600
12,300—28,300
15,600—35,800
19,200—44,200
27,600—63,600
43,200—99,400
Latches/FFs
400
576
784
1024
1296
1600
2304
3600
Max User
RAM Bits
6,400
9,216
12,544
16,384
20,736
25,600
36,864
57,600
User
I/Os
160
192
224
256
288
320
384
480
Array Size
10 x 10
12 x 12
14 x 14
16 x 16
18 x 18
20 x 20
24 x 24
30 x 30
* The first number in the usable gates column assumes 48 gates per PFU (12 gates per 4-input LUT/FF pair) for logic-only designs. The
second number assumes 30% of a design is RAM. PFUs used as RAM are counted at 4 gates per bit, with each PFU capable of imple-
menting a 16 x 4 RAM (or 256 gates) per PFU.

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1090  1808  765  1725  356  22  37  16  35  8 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号