EEWORLDEEWORLDEEWORLD

Part Number

Search

TS68C000ME8A

Description
Microprocessor, 32-Bit, 8MHz, HCMOS, CQCC68, CERAMIC, LCC-68
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size902KB,54 Pages
Manufacturere2v technologies
Download Datasheet Parametric View All

TS68C000ME8A Overview

Microprocessor, 32-Bit, 8MHz, HCMOS, CQCC68, CERAMIC, LCC-68

TS68C000ME8A Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeLCC
package instructionHQCCN, LCC68,.95SQ
Contacts68
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Address bus width24
bit size32
boundary scanNO
maximum clock frequency8 MHz
External data bus width16
FormatFIXED POINT
Integrated cacheNO
JESD-30 codeS-CQCC-N68
length24.13 mm
low power modeNO
Number of terminals68
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeHQCCN
Encapsulate equivalent codeLCC68,.95SQ
Package shapeSQUARE
Package formCHIP CARRIER, HEAT SINK/SLUG
power supply5 V
Certification statusNot Qualified
speed8 MHz
Maximum slew rate42 mA
Maximum supply voltage5.5 V
Minimum supply voltage4.5 V
Nominal supply voltage5 V
surface mountYES
technologyHCMOS
Temperature levelMILITARY
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationQUAD
width24.13 mm
uPs/uCs/peripheral integrated circuit typeMICROPROCESSOR
Base Number Matches1
TS68C000
Low Power HCMOS 16-/32-bit
Hi-Rel Microprocessor
Datasheet
Features
16-/32-bit Data and Address Register
16-Mbyte Direct Addressing Range
56 Powerful Instruction Types
Operations on Five Main Data Types
Memory Mapped Input/Output
14 Addressing Modes
Three Available Versions: 8 MHz/10 MHz and 12.5 MHz
Military Temperature Range: -55/+125°C
Power Supply: 5V
DC
± 10%
Description
The TS68C000 reduced power consumption device dissipates an order of magnitude less power than the HMOS TS68000.
The TS68C000 is an implementation of the TS68000 16/32 microprocessor architecture. The TS68C000 has a 16-bit data
bus and 24-bit address bus while the full architecture provides for 32-bit address and data-buses. It is completely code-
compatible with the HMOS TS68000, TS68008 8-bit data bus implementation of the TS68000 and the TS68020 32-bit
implementation of the architecture. Any user-mode programs written using the TS68C000 instruction set will run
unchanged on the TS68000, TS68008 and TS68020. This is possible because the user programming model is identical for
all processors and the instruction sets are proper sub-sets of the complete architecture.
Screening/Quality
This product is manufactured in full compliance with:
MIL-STD-883 class B
DESC drawing 5962-89462
e2v standards
C Suffix
DIL 64
Ceramic Package
F Suffix
CQFP 68
Ceramic Quad Flat Pack (on reque
E Suffix
LCCC 68
Leadless Ceramic Chip Carrier
R Suffix
PGA 68
Pin Grid Array
Visit our website: www.e2v.com
for the latest version of the datasheet
e2v semiconductors SAS 2007
0853B–HIREL–09/07

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 834  1436  2732  1676  930  17  29  56  34  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号