EEWORLDEEWORLDEEWORLD

Part Number

Search

V55C2128164VCUK7I

Description
Synchronous DRAM, 8MX16, 5.4ns, CMOS, PBGA54, 8 X 8 MM, GREEN, MO-207, FBGA-54
Categorystorage    storage   
File Size616KB,47 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V55C2128164VCUK7I Overview

Synchronous DRAM, 8MX16, 5.4ns, CMOS, PBGA54, 8 X 8 MM, GREEN, MO-207, FBGA-54

V55C2128164VCUK7I Parametric

Parameter NameAttribute value
Parts packaging codeDSBGA
package instructionTFBGA,
Contacts54
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time5.4 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeS-PBGA-B54
length8 mm
memory density134217728 bit
Memory IC TypeSYNCHRONOUS DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals54
word count8388608 words
character code8000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize8MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeSQUARE
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)2.8 V
Minimum supply voltage (Vsup)2.2 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width8 mm
Base Number Matches1
V55C2128164VC
128Mbit MOBILE SDRAM
2.5 VOLT, TSOP II / BGA PACKAGE
8M X 16
6
System Frequency (f
CK3
)
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK2
)
Clock Access Time (t
AC3
) CAS Latency = 3
Clock Access Time (t
AC2
) CAS Latency =2
166 MHz
6.0ns
-
5.4 ns
-
7PC
143 MHz
7.0 ns
7.5 ns
5.4 ns
5.4ns
7
143MHz
7.0 ns
-
5.4ns
-
Features
4 banks x 2Mbit x 16 organization
High speed data transfer rates up to 166 MHz
Full Synchronous Dynamic RAM, with all signals
referenced to clock rising edge
Single Pulsed RAS Interface
Data Mask for Read/Write Control
Four Banks controlled by BA0 & BA1
Programmable CAS Latency:1, 2, 3
Programmable Wrap Sequence: Sequential or
Interleave
Programmable Burst Length:
1, 2, 4, 8, Full page for Sequential Type
1, 2, 4, 8 for Interleave Type
Multiple Burst Read with Single Write Operation
Automatic and Controlled Precharge Command
Random Column Address every CLK (1-N Rule)
Power Down Mode and Clock Suspend Mode
Auto Refresh and Self Refresh
Refresh Interval: 4096 cycles/64 ms
Available in 54-ball BGA (with 9x6 ball array, 3
depopulated rows, 8x8 mm), and 54 pin TSOP II
VDD=2.5V, VDDQ=2.5V
LVTTL Interface
Drive Strength (DS) Option: Full, 1/2, 1/4 and 1/8
Auto Temperature Compensated Self Refresh
(Auto TCSR)
Partial Array Self Refresh (PASR) option: Full,
1/2, 1/4, 1/8 and 1/16
Deep Power Down (DPD) mode
,
Programmable Power Reduction Feature by par-
tial array activation during Self-Refresh
Operating Temperature Range
Commercial (
0°C to 70°C)
Industrial (-40°C to +85°C)
Device Usage Chart
Operating
Temperature
Range
0°C to 70°C
-40°C to 85°C
Package Outline
K/I
Access Time (ns)
6
7PC
7
Temperature
Mark
Blank
I
V55C2128164VC Rev. 1.0 May 2007
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1953  1681  1946  2851  1582  40  34  58  32  17 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号