EEWORLDEEWORLDEEWORLD

Part Number

Search

530EC1252M00DG

Description
LVPECL Output Clock Oscillator, 1252MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530EC1252M00DG Overview

LVPECL Output Clock Oscillator, 1252MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530EC1252M00DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency1252 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVPECL
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Collection of various filter circuits
[b][b][b][b][font=宋体][b][align=left]Common low-pass filter circuits[/align][/b][/font][/b][/b][/b][/b][align=left]L First-order filter[/align][align=center][color=rgb(62, 62, 62)][/color][/align]C Fir...
木犯001号 Analogue and Mixed Signal
USB wireless network card driver (under wince platform)
I just started ARM development and received a project about wireless video transmission, using ARM2440/WinCE5.0. The transmission uses ASUS WL167G wireless network card (USB interface), but I have sea...
amote Embedded System
Development of image processing system based on TMS320C6657 dual-core DSP
1. Introduction In the new project, we plan to upgrade the existing TMS320C6455+Kintex7 FPGA platform and use TMS320C6657 as the new core. The following points are taken into consideration: 1) With DD...
火辣西米秀 DSP and ARM Processors
Can the clock chips DS1302 and AT24C02 be used together?
When the program starts running, DS1302 will always read a value we set. Then I use AT24C02 to save it and it doesn't work. At the beginning, the display always shows the same number. Does anyone have...
Learner_new 51mcu
A beginner's question! About the arm interrupt vector table.
cpu: at91rm9200 After loading u-boot, I use ads to single-step debug my bare metal program and found that the address of 0x00000000 is as follows: 00000000 [0xea000007] b 0x24 00000004 [0xeafffffe] b ...
qiuling ARM Technology
When the WINCE 5.0 device is used as a USB flash drive and the PC is ejected, how can the CE program get notification?
After using USB FUNCTION STORAGE MANAGER, you can use the WINCE 5.0 device as a USB flash drive, which is quite convenient. But I want to get in the application whether the WINCE 5.0 device is still p...
annirojess Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2786  1499  1989  293  1668  57  31  41  6  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号