EEWORLDEEWORLDEEWORLD

Part Number

Search

M7AFS600-1FGG256I

Description
FPGA, 600000 GATES, PBGA256
CategoryProgrammable logic devices    Programmable logic   
File Size10MB,318 Pages
ManufacturerActel
Websitehttp://www.actel.com/
Environmental Compliance
Download Datasheet Parametric View All

M7AFS600-1FGG256I Online Shopping

Suppliers Part Number Price MOQ In stock  
M7AFS600-1FGG256I - - View Buy Now

M7AFS600-1FGG256I Overview

FPGA, 600000 GATES, PBGA256

M7AFS600-1FGG256I Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerActel
package instruction1.0 MM PITCH, GREEN, BGA-256
Reach Compliance Codecompliant
JESD-30 codeS-PBGA-B256
JESD-609 codee1
length17 mm
Humidity sensitivity level3
Equivalent number of gates600000
Number of terminals256
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize600000 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeSQUARE
Package formGRID ARRAY, LOW PROFILE
Peak Reflow Temperature (Celsius)260
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height1.7 mm
Maximum supply voltage1.575 V
Minimum supply voltage1.425 V
Nominal supply voltage1.5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceTin/Silver/Copper (Sn/Ag/Cu)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperature40
width17 mm
Preliminary v1.7
Actel Fusion Mixed-Signal FPGAs
Family with Optional ARM
®
Support
Features and Benefits
High-Performance Reprogrammable Flash
Technology
Advanced 130-nm, 7-Layer Metal, Flash-Based CMOS Process
Nonvolatile, Retains Program when Powered Off
Live at Power-Up (LAPU) Single-Chip Solution
350 MHz System Performance
– Frequency: Input 1.5–350 MHz, Output 0.75–350 MHz
®
Low Power Consumption
• Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
• Sleep and Standby Low Power Modes
In-System Programming (ISP) and Security
• Secure ISP with 128-Bit AES via JTAG
• FlashLock
®
to Secure FPGA Contents
Embedded Flash Memory
• User Flash Memory – 2 Mbits to 8 Mbits
– Configurable 8-, 16-, or 32-Bit Datapath
– 10 ns Access in Read-Ahead Mode
• 1 kbit of Additional FlashROM
Advanced Digital I/O
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages – Up to 5 Banks per Chip
• Single-Ended
I/O
Standards:
LVTTL,
LVCMOS
3.3 V / 2.5 V /1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and
LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, BLVDS, and M-LVDS
– Built-In I/O Registers
– 700 Mbps DDR Operation
• Hot-Swappable I/Os
• Programmable Output Slew Rate, Drive Strength, and Weak
Pull-Up/Down Resistor
• Pin-Compatible Packages across the Fusion Family
Integrated A/D Converter (ADC) and Analog I/O
Up to 12-Bit Resolution and up to 600 ksps
Internal 2.56 V or External Reference Voltage
ADC: Up to 30 Scalable Analog Input Channels
High-Voltage Input Tolerance: –10.5 V to +12 V
Current Monitor and Temperature Monitor Blocks
Up to 10 MOSFET Gate Driver Outputs
– P- and N-Channel Power MOSFET Support
– Programmable 1, 3, 10, 30 µA and 20 mA Drive Strengths
• ADC Accuracy is Better than 1%
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit SRAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• Programmable Embedded FIFO Control Logic
On-Chip Clocking Support
Internal 100 MHz RC Oscillator (accurate to 1%)
Crystal Oscillator Support (32 kHz to 20 MHz)
Programmable Real-Time Counter (RTC)
6 Clock Conditioning Circuits (CCCs) with 1 or 2 Integrated
PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
Soft ARM7™ Core Support in M7 and M1 Fusion Devices
• ARM Cortex™-M1 (without debug), CoreMP7Sd (with
debug) and CoreMP7S (without debug)
Fusion Family
Fusion Devices
ARM-Enabled
Fusion Devices
CoreMP7
1
Cortex-M1
2
AFS090
AFS250
M1AFS250
AFS600
M7AFS600
M1AFS600
600,000
13,824
Yes
2
18
2
4M
1k
24
108
10
30
10
5
172
40
AFS1500
M1AFS1500
1,500,000
38,400
Yes
2
18
4
8M
1k
60
270
10
30
10
5
252
40
System Gates
Tiles (D-flip-flops)
Secure (AES) ISP
General
Information
PLLs
Globals
Flash Memory Blocks (2 Mbits)
Total Flash Memory Bits
Memory
FlashROM Bits
RAM Blocks (4,608 bits)
RAM kbits
Analog Quads
Analog Input Channels
Analog and I/Os
Gate Driver Outputs
I/O Banks (+ JTAG)
Maximum Digital I/Os
Analog I/Os
90,000
2,304
Yes
1
18
1
2M
1k
6
27
5
15
5
4
75
20
250,000
6,144
Yes
1
18
1
2M
1k
8
36
6
18
6
4
114
24
Notes:
1. Refer to the
CoreMP7
datasheet for more information.
2. Refer to the
Cortex-M1
product brief for more information.
October 2008
© 2008 Actel Corporation
I
The value of the key resistor of the transistor voltage amplifier
I won’t draw the picture, I’ll borrow the picture from https://bbs.eeworld.com.cn/thread-1118817-1-1.html Since the zero point drift of this type of amplifier is very serious, it is basically rarely u...
PowerAnts Analog electronics
Chinese, Japanese and Korean companies start a battle over 3D imaging standards
[i=s]This post was last edited by jameswangsynnex on 2015-3-3 19:58[/i] Owning standards means having the initiative in the industry. Facing the upcoming 3D era, Chinese, Japanese and Korean companies...
探路者 Mobile and portable
EETALK: What products might be reshaped in the 5G era? (Give away 10-100 Chip Coins)
The biggest feature of 5G for ordinary people is of course its speed. The only way to defeat all martial arts is to be fast. If the action is fast, the supporting facilities must also keep up with the...
EEWORLD社区 RF/Wirelessly
[Good book download] 300 examples of classic intelligent circuits!
This book selects 328 classic intelligent circuits, including nine categories: light-controlled circuits, temperature-controlled circuits, humidity-sensitive circuits, force-sensitive circuits, gas-se...
jlcgwc Download Centre
Allegro Issues
The package I drew seems to have holes, but the holes are not visible in 3D mode and are not visible after importing into PCB...
EricCheng PCB Design
The difference of ADI chips
[i=s]This post was last edited by DJ Maniac on 2015-2-4 20:07[/i] We all know that ADI's chips are very expensive. So in this era of 32-bit microcontrollers, what confidence makes them dare to sell th...
dj狂人 ADI Reference Circuit

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1957  1094  2517  1404  636  40  23  51  29  13 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号