EEWORLDEEWORLDEEWORLD

Part Number

Search

GS81302TT107E-400

Description
DDR SRAM,
Categorystorage    storage   
File Size431KB,30 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS81302TT107E-400 Overview

DDR SRAM,

GS81302TT107E-400 Parametric

Parameter NameAttribute value
package instructionLBGA,
Reach Compliance Codecompliant
Maximum access time0.45 ns
JESD-30 codeR-PBGA-B165
length17 mm
memory density134217728 bit
Memory IC TypeDDR SRAM
memory width8
Number of functions1
Number of terminals165
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature
organize16MX8
Package body materialPLASTIC/EPOXY
encapsulated codeLBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, LOW PROFILE
Parallel/SerialPARALLEL
Maximum seat height1.5 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelOTHER
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
width15 mm
Base Number Matches1
GS81302TT07/10/19/37E-450/400/350/333/300
165-Bump BGA
Commercial Temp
Industrial Temp
Features
• 2.0 Clock Latency
• Simultaneous Read and Write SigmaDDR™ Interface
• Common I/O bus
• JEDEC-standard pinout and package
• Double Data Rate interface
• Byte Write controls sampled at data-in time
• Burst of 2 Read and Write
• Dual-Range On-Die Termination (ODT) on Data (D), Byte
Write (BW), and Clock (K, K) inputs
• 1.8 V +100/–100 mV core power supply
• 1.5 V or 1.8 V HSTL Interface
• Pipelined read operation with self-timed Late Write
• Fully coherent read and write pipelines
• ZQ pin for programmable output drive strength
• Data Valid pin (QVLD) Support
• IEEE 1149.1 JTAG-compliant Boundary Scan
• 165-bump, 15 mm x 17 mm, 1 mm bump pitch BGA package
• RoHS-compliant 165-bump BGA package available
144Mb SigmaDDR
TM
-II+
Burst of 2 SRAM
450 MHz–300 MHz
1.8 V V
DD
1.8 V or 1.5 V I/O
SRAMs. The GS81302TT07/10/19/37E SigmaDDR-II+
SRAMs are just one element in a family of low power, low
voltage HSTL I/O SRAMs designed to operate at the speeds
needed to implement economical high performance
networking systems.
Clocking and Addressing Schemes
The GS81302TT07/10/19/37E SigmaDDR-II+ SRAMs are
synchronous devices. They employ two input register clock
inputs, K and K. K and K are independent single-ended clock
inputs, not differential inputs to a single differential clock input
buffer.
Each internal read and write operation in a SigmaDDR-II+ B2
RAM is two times wider than the device I/O bus. An input data
bus de-multiplexer is used to accumulate incoming data before
it is simultaneously written to the memory array. An output
data multiplexer is used to capture the data produced from a
single memory array read and then route it to the appropriate
output drivers as needed. Therefore, the address field of a
SigmaDDR-II+ B2 RAM is always one address pin less than
the advertised index depth (e.g., the 16M x 8 has an 8M
addressable index).
SigmaDDR™ Family Overview
The GS81302TT07/10/19/37E are built in compliance with the
SigmaDDR-II+ SRAM pinout standard for Common I/O
synchronous SRAMs. They are 150,994,944-bit (144Mb)
Parameter Synopsis
-450
tKHKH
tKHQV
2.2 ns
0.45 ns
-400
2.5 ns
0.45 ns
-350
2.86 ns
0.45 ns
-333
3.0 ns
0.45 ns
-300
3.3 ns
0.45 ns
Rev: 1.00a 11/2011
1/30
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
I would like to ask a question about file format registration and association in wince
Can I write some file format related information in the registry like in Windows and then register a file of a certain format to open it with my program? I am a beginner in wince, and this is my curre...
hyz5122 Embedded System
Oriental Hardware Technology R&D Center? Using DSP FPGA PowerPC ARM platform, we provide project knowledge services, hardware platform design, CPCI development for embedded hardware development.
Oriental Hardware Technology R&D Center is a professional knowledge service company for embedded hardware development. It has a team of experts with many years of R&D and management experience. The de...
mid1111 ARM Technology
Are there any teachers or classmates who have participated in TI's electronic design competition? Can you share some experience with me?
[size=4]I am preparing for the TI Cup electronic design competition, one for undergraduates and one for postgraduates. I think the microcontroller will be about low power consumption, and I don't thin...
lihedo Microcontroller MCU
Using stlink to debug STM8S105s prompts swimerror[30006]
Today I soldered a board to debug the touch buttons.When connecting, an error like the one in the picture appeared. What should I do? Thank you.untitled.jpg(15.24 KB)Downloads:3 2010-5-31 14:28...
pascallee stm32/stm8
I've also been troubled by SPI.
From EEWORLD cooperation group: 49900581 Group owner: wangkjMainly a timing issue...
IC_WarMonkey Test/Measurement
Ask the experts for guidance!
I just came into contact with ZigBee and feel confused. I hope that all the experts can share their learning experience and give me some guidance on methods and steps. I will be very grateful!!!...
谷子 RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 159  1441  518  1767  1106  4  29  11  36  23 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号