EEWORLDEEWORLDEEWORLD

Part Number

Search

GS8161E36D-166T

Description
Cache SRAM, 512KX36, 7ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165
Categorystorage    storage   
File Size936KB,36 Pages
ManufacturerGSI Technology
Websitehttp://www.gsitechnology.com/
Download Datasheet Parametric View All

GS8161E36D-166T Overview

Cache SRAM, 512KX36, 7ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FBGA-165

GS8161E36D-166T Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
Parts packaging codeBGA
package instruction13 X 15 MM, 1 MM PITCH, FBGA-165
Contacts165
Reach Compliance Codenot_compliant
ECCN code3A991.B.2.B
Maximum access time7 ns
Other featuresFLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
Maximum clock frequency (fCLK)166 MHz
I/O typeCOMMON
JESD-30 codeR-PBGA-B165
JESD-609 codee0
length15 mm
memory density18874368 bit
Memory IC TypeCACHE SRAM
memory width36
Number of functions1
Number of terminals165
word count524288 words
character code512000
Operating modeSYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize512KX36
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeBGA
Encapsulate equivalent codeBGA165,11X15,40
Package shapeRECTANGULAR
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply2.5,3.3 V
Certification statusNot Qualified
Maximum standby current0.02 A
Minimum standby current2.3 V
Maximum slew rate0.205 mA
Maximum supply voltage (Vsup)2.7 V
Minimum supply voltage (Vsup)2.3 V
Nominal supply voltage (Vsup)2.5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formBALL
Terminal pitch1 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width13 mm
Base Number Matches1
GS8161E18(T/D)/GS816132(D)/GS816136(T/D)
100-Pin TQFP & 165-Bump BGA
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Dual Cycle Deselect (DCD) operation
• IEEE 1149.1 JTAG-compatible Boundary Scan
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP and 165-bump BGA
packages
1M x 18, 512K x 32, 512K x 36
18Mb Sync Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
with the Linear Burst Order (LBO) input. The Burst function need not
be used. New addresses can be loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the user
via the FT mode pin (Pin 14). Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the Data
Output Register. Holding FT high places the RAM in Pipeline mode,
activating the rising-edge-triggered Data Output Register.
DCD Pipelined Reads
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) is a DCD
(Dual Cycle Deselect) pipelined synchronous SRAM. SCD (Single
Cycle Deselect) versions are also available. DCD SRAMs pipeline
disable commands to the same degree as read commands. DCD
RAMs hold the deselect command for one full cycle and then begin
turning off their outputs just after the second rising edge of clock.
Functional Description
Applications
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) is a
18,874,368-bit high performance synchronous SRAM with a 2-bit
burst address counter. Although of a type originally developed for
Level 2 Cache applications supporting high performance CPUs, the
device now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable (BW)
input combined with one or more individual byte write signals (Bx).
In addition, Global Write (GW) is available for writing all bytes at one
time, regardless of the Byte Write control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion (High) of
the ZZ signal, or by stopping the clock (CK). Memory data is retained
during Sleep mode.
Controls
Addresses, data I/Os, chip enable (E1), address burst control inputs
(ADSP, ADSC, ADV) and write control inputs (Bx, BW, GW) are
synchronous and are controlled by a positive-edge-triggered clock
input (CK). Output enable (G) and power down control (ZZ) are
asynchronous inputs. Burst cycles can be initiated with either ADSP
or ADSC inputs. In Burst mode, subsequent burst addresses are
generated internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or interleave order
Core and Interface Voltages
The GS8161E18(T/D)/GS8161E32(D)/GS8161E36(T/D) operates on
a 2.5 V or 3.3 V power supply. All input are 3.3 V and 2.5 V
compatible. Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 3.3 V and 2.5 V
compatible.
Parameter Synopsis
-250
Pipeline
3-1-1-1
3.3 V
2.5 V
Flow Through
2-1-1-1
3.3 V
2.5 V
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
t
KQ
tCycle
Curr (x18)
Curr (x36)
Curr (x18)
Curr (x36)
2.5
4.0
280
330
275
320
5.5
5.5
175
200
175
200
-225
2.7
4.4
255
300
250
295
6.0
6.0
165
190
165
190
-200
3.0
5.0
230
270
230
265
6.5
6.5
160
180
160
180
-166
3.4
6.0
200
230
195
225
7.0
7.0
150
170
150
170
-150
3.8
6.7
185
215
180
210
7.5
7.5
145
165
145
165
-133
4.0
7.5
165
190
165
185
8.5
8.5
135
150
135
150
Unit
ns
ns
mA
mA
mA
mA
ns
ns
mA
mA
mA
mA
Rev: 2.14 3/2005
1/36
© 1999, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
The Woods We Passed Through During Those Years (3)
[url=https://bbs.eeworld.com.cn/forum.php?mod=viewthread&tid=460457&fromuid=476285]The Woods We Passed Through During Those Years (3) Part 2[/url] [font=微软雅黑][size=3][b][color=#000]The following conte...
eric_wang Talking
TI Community (deyisupport.com) Spring Rewards Mutual Help Campaign
TI Community ( http://www.deyisupport.com/ ) launched the Spring Mutual Help Campaign, hoping to help more industry peers from the customer's perspective.Participation link: https://bbs.eeworld.com.cn...
苏莎莎 TI Technology Forum
Wang1jin takes you to learn microcontroller video tutorial from scratch (free download!)
[font=宋体][/font] [font=宋体] [/font] [font=宋体] [/font] [font=宋体]Recently I downloaded a video tutorial from the Internet, and I felt it was good. So I want to share it with you... It's not easy to post ...
pcb_diy MCU
Follow the beautiful anchor into the Tektronix Laboratory live broadcast room to draw lots and win luxury gifts!
Live broadcast schedule: 1. Learn about Tektronix’s history 2. Introduction of all series of oscilloscopes 3. The latest power supply testing technology 4. Win prizes by drawing lots in the live broad...
eric_wang Test/Measurement
Expanding the LDO input voltage range~~~
I use the LDO schematic diagram shown below, where Vref uses a 10V voltage regulator, R1=1.8K, R2=1K, and the adjustment tube uses an MJL1302 PNP tube. When the input voltage is 45V, the output become...
husthxh Analog electronics
【CN0109】Using 500MSPS/1GSPS AD9958/AD9858 and clock distribution IC AD9515 to realize low jitter sampling generator
This circuituses a direct digital synthesizer (DDS) with sub-Hz tuning resolution as a low jitter sampling clock source for a high performance ADC. The AD9515 clock distribution IC provides PECL logic...
EEWORLD社区 ADI Reference Circuit

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2892  1110  1494  145  2057  59  23  31  3  42 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号