EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1256164QAF37I

Description
DDR DRAM, 16MX16, 0.5ns, CMOS, PBGA84, ROHS COMPLIANT, MO-207, FBGA-84
Categorystorage    storage   
File Size1MB,83 Pages
ManufacturerProMOS Technologies Inc
Download Datasheet Parametric View All

V59C1256164QAF37I Overview

DDR DRAM, 16MX16, 0.5ns, CMOS, PBGA84, ROHS COMPLIANT, MO-207, FBGA-84

V59C1256164QAF37I Parametric

Parameter NameAttribute value
Parts packaging codeDSBGA
package instructionTFBGA,
Contacts84
Reach Compliance Codecompliant
ECCN codeEAR99
access modeFOUR BANK PAGE BURST
Maximum access time0.5 ns
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-PBGA-B84
length13 mm
memory density268435456 bit
Memory IC TypeDDR DRAM
memory width16
Number of functions1
Number of ports1
Number of terminals84
word count16777216 words
character code16000000
Operating modeSYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize16MX16
Package body materialPLASTIC/EPOXY
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Certification statusNot Qualified
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
width10.5 mm
Base Number Matches1
V59C1256(404/804/164)QA*I
HIGH PERFORMANCE 256Mbit
DDR2 SDRAM, INDUSTRIAL TEMPERATURE
4 BANKS X 16Mbit X 4 (404)
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
37
DDR2-533
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
System Frequency (f
CK max
)
5ns
3.75ns
3.75ns
3.75ns
266 MHz
3
DDR2-667
5ns
3.75ns
3ns
3ns
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
400 MHz
Features
High speed data transfer rates with system frequency
up to 400 MHz
Posted CAS
Programmable CAS Latency: 3, 4, 5 and 6
Programmable Additive Latency:0, 1, 2, 3 , 4 and 5
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms)
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 60-ball FBGA for x4 and x8 component or
84 ball FBGA for x16 component
PASR Partial Array Self Refresh
Available Speed Grade
-37 (DDR2-533) @CL4-4-4
-3 (DDR2-667) @CL5-5-5
-25A (DDR2-800) @CL6-6-6
Description
The V59C1256(404/804/164)QA*I is a four bank DDR
DRAM organized as 4 banks x 16Mbit x 4 (404), 4 banks x
8Mbit x 8 (804), or 4 banks x 4Mbit x 16 (164). The
V59C1256(404/804/164)QA*I achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
-40°C to 85°C
Package Outline
60 ball FBGA
84 ball FBGA
CK Cycle Time (ns)
-37
Power
Std.
-3
-25A
Temperature
Mark
I
V59C1256(404/804/164)QA*I Rev.1.6 April 2008
1
cc2530 user manual
cc2530 user manual...
蕾蛋蛋 Electronics Design Contest
15F104E Application 3: Timer generates a delay program of 7 seconds on and 13 seconds off
15F104E Application 3: Timer generates a delay program of 7 seconds on and 13 seconds off...
用心思考 51mcu
The electric car's headlights are not on, the horn is ringing, and there is a 60V voltage in one of the two control circuits of the headlight circuit board. Please help analyze it.
The electric car's headlights are not on, but the horn is ringing. There is a 60V voltage at one of the two control circuits on the headlight circuit board, and the normal state of the circuit is 0V a...
深圳小花 MCU
[EEWORLD accompanies you to “celebrate” the Year of the Dragon] Part 4 – Finding the New Year’s spirit!!!
Award post: [EEWORLD accompanies you to celebrate the Year of the Dragon] List of winners of the "Find the New Year's Spirit" event! https://bbs.eeworld.com.cn/thread-318392-1-1.html Do you feel that ...
EEWORLD社区 Talking
How to save files using SOCKET communication to WINCE
I used EVC4 to write a SOCKET communication program, which communicates with the computer, connects and receives normally. Maybe the path to save the file is wrong, so the file cannot be saved. So I w...
qiaogang Embedded System
Wince6.0 problem connecting printer via USB
When wince6.0 connects to a printer via USB, how can it automatically identify the connection status when the printer is connected?...
ys1100cn Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2755  2351  199  733  1606  56  48  4  15  33 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号