EEWORLDEEWORLDEEWORLD

Part Number

Search

531SC1380M00DGR

Description
LVDS Output Clock Oscillator, 1380MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531SC1380M00DGR Overview

LVDS Output Clock Oscillator, 1380MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531SC1380M00DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency1380 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Digital Circuit and Logic Design Study Guide
This book provides basic learning requirements and key knowledge points for each chapter; summarizes the main analysis and design methods of digital circuits; analyzes key and difficult problems and p...
arui1999 Download Centre
[Repost] Introduction to ARM Integrated Development Tools
I hope this article will be helpful to those who are just starting to learn embedded systems and need to use ADS. This article is quoted from Feiling Embedded Technology Forum http://www.witech.com.cn...
taoweiwen ARM Technology
Use lpc1752 to control a two-wire (DI, CLK) 4-bit 8-segment LCD screen
The LCD screen manufacturer provides a demonstration program for the 51 MCU. I want to use lpc1752 to control it. Here are the main questions sbit DI=P0^0 data line; sbit clk = P0^1 clock line sendbit...
sk0853 ARM Technology
【Show samples】+What to do if you encounter problems when applying, please read this
[i=s]This post was last edited by Sur on 2014-8-20 22:14[/i] For the process of applying for TI samples: (reference from TI) ([url=http://www.ti.com.cn/general/cn/docs/gencontent.tsp?contentId=71114]D...
Sur TI Technology Forum
The serial port reception interrupt can be entered, but not every time data comes.
The following is my program, please help me. void main(void) { unsigned char ff; WDTCTL = WDTPW + WDTHOLD; //Close the Watchdog power_Init(); //Each module power initialization SIM900A_on_off(); //SIM...
拍17780694 MCU
A simple example of Ethernet broadcast transmission and reception
#include#include #include #include #include #include #pragma comment(lib,"ws2_32.lib") void main(void) { SOCKET s; sockaddr_in from,a; WSADATA wsdata; BOOL optval; //Start SOCKET library, version 2.0 ...
wuguo Industrial Control Electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 38  433  111  103  42  1  9  3  50  57 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号