EEWORLDEEWORLDEEWORLD

Part Number

Search

DPS256X32CV3-35I

Description
SRAM Module, 256KX32, 35ns, CMOS, CPGA66, 1.090 X 1.090 INCH, 0.400 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66
Categorystorage    storage   
File Size618KB,7 Pages
ManufacturerTwilight Technology Inc.
Download Datasheet Parametric View All

DPS256X32CV3-35I Overview

SRAM Module, 256KX32, 35ns, CMOS, CPGA66, 1.090 X 1.090 INCH, 0.400 INCH HEIGHT, VERSA STACK, CERAMIC, PGA-66

DPS256X32CV3-35I Parametric

Parameter NameAttribute value
Is it lead-free?Contains lead
Is it Rohs certified?incompatible
Parts packaging codePGA
package instructionPGA,
Contacts66
Reach Compliance Codeunknown
ECCN code3A991.B.2.A
Maximum access time35 ns
Spare memory width16
JESD-30 codeS-CPGA-P66
memory density8388608 bit
Memory IC TypeSRAM MODULE
memory width32
Number of functions1
Number of terminals66
word count262144 words
character code256000
Operating modeASYNCHRONOUS
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
organize256KX32
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codePGA
Package shapeSQUARE
Package formGRID ARRAY
Parallel/SerialPARALLEL
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Certification statusNot Qualified
Maximum seat height10.16 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal formPIN/PEG
Terminal pitch2.54 mm
Terminal locationPERPENDICULAR
Maximum time at peak reflow temperatureNOT SPECIFIED
Base Number Matches1
512Kx16/256Kx32, 20 - 45ns, PGA
30A044-03
F
8 Megabit High Speed CMOS SRAM
DPS256X32CV3/DPS256X32BV3
DESCRIPTION:
The DPS256X32CV3/DPS256X32BV3 ‘’VERSA-STACK’’ module is a
revolutionary new high speed memory subsystem using Dense-Pac
Microsystems’ ceramic Stackable Leadless Chip Carriers (SLCC) mounted
on a co-fired ceramic substrate. It offers 8 Megabits of SRAM in a package
envelope of 1.09 x 1.09 x 0.40 inches.
The DPS256X32CV3/DPS256X32BV3 contains eight individual 128K x 8
SRAMs, packaged in their own hermetically sealed SLCCs making the
module suitable for commercial, industrial and military applications.
The DPS256X32BV3 has one active low Chip Enable (CE) and while the
DPS256X32CV3 an active low Chip Enable (CE) and an active high Select
Line (SEL).
By using SLCCs, the ‘’Versa-Stack’’ family of modules offers a higher board
density of memory than available with conventional through-hole, surface
mount, module, or hybrid techniques.
FEATURES:
Organizations Available:
256K x 32, or 512 x 16
Access Times:
20, 25, 30, 35, 45ns
Fully Static Operation
- No clock or refresh required
Low Power Dissipation:
16mW (typ.) Full Standby
1.0W (typ.) Operating (x8)
Single +5V Power Supply,
±10%
Tolerance
TTL Compatible
Common Data Inputs and Outputs
Low Data Retention Current:
80µA typ. (2.0V)
66-Pin PGA ‘’VERSA-STACK’’
Package
FUNCTIONAL BLOCK DIAGRAM
PIN-OUT DIAGRAM
PIN NAMES
A0 - A16
I/O0 - I/O31
CE0 - CE7
SEL0, SEL1
WE
OE
V
DD
V
SS
Address Inputs
Data Input/Output
Low Chip Enables
High Chip Enables
Write Enable
Output Enable
Power (+5V)
Ground
NOTE:
SEL0 and SEL1 applies to DPS256X32CV3 version only, No Connect for the
DPS256X32BV3 version.
30A044-03
REV. F
This document contains information on a product that is currently released
to production at Dense-Pac Microsystems, Inc. Dense-Pac reserves the
right to change products or specifications herein without prior notice.
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 909  1278  2847  1287  2326  19  26  58  47  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号