EEWORLDEEWORLDEEWORLD

Part Number

Search

PCA9555N

Description
16 I/O, PIA-GENERAL PURPOSE, PQCC24
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size172KB,34 Pages
ManufacturerNXP
Websitehttps://www.nxp.com
Environmental Compliance
Download Datasheet Parametric Compare View All

PCA9555N Overview

16 I/O, PIA-GENERAL PURPOSE, PQCC24

PCA9555N Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerNXP
Parts packaging codeDIP
package instructionDIP, DIP24,.6
Contacts24
Reach Compliance Codeunknow
ECCN codeEAR99
JESD-30 codeR-PDIP-T24
JESD-609 codee3
length31.7 mm
Number of digits16
Number of I/O lines16
Number of ports2
Number of terminals24
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Package body materialPLASTIC/EPOXY
encapsulated codeDIP
Encapsulate equivalent codeDIP24,.6
Package shapeRECTANGULAR
Package formIN-LINE
Peak Reflow Temperature (Celsius)245
power supply2.5/5 V
Certification statusNot Qualified
Maximum seat height5.1 mm
Maximum supply voltage5.5 V
Minimum supply voltage2.3 V
Nominal supply voltage3 V
surface mountNO
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
Maximum time at peak reflow temperature40
width15.24 mm
uPs/uCs/peripheral integrated circuit typePARALLEL IO PORT, GENERAL PURPOSE
PCA9555
16-bit I
2
C-bus and SMBus I/O port with interrupt
Rev. 08 — 22 October 2009
Product data sheet
1. General description
The PCA9555 is a 24-pin CMOS device that provides 16 bits of General Purpose parallel
Input/Output (GPIO) expansion for I
2
C-bus/SMBus applications and was developed to
enhance the NXP Semiconductors family of I
2
C-bus I/O expanders. The improvements
include higher drive capability, 5 V I/O tolerance, lower supply current, individual I/O
configuration, and smaller packaging. I/O expanders provide a simple solution when
additional I/O is needed for ACPI power switches, sensors, push buttons, LEDs, fans, etc.
The PCA9555 consists of two 8-bit Configuration (Input or Output selection); Input, Output
and Polarity Inversion (active HIGH or active LOW operation) registers. The system
master can enable the I/Os as either inputs or outputs by writing to the I/O configuration
bits. The data for each Input or Output is kept in the corresponding Input or Output
register. The polarity of the read register can be inverted with the Polarity Inversion
register. All registers can be read by the system master. Although pin-to-pin and I
2
C-bus
address compatible with the PCF8575, software changes are required due to the
enhancements, and are discussed in
Application Note AN469.
The PCA9555 open-drain interrupt output is activated when any input state differs from its
corresponding input port register state and is used to indicate to the system master that
an input state has changed. The power-on reset sets the registers to their default values
and initializes the device state machine.
Three hardware pins (A0, A1, A2) vary the fixed I
2
C-bus address and allow up to eight
devices to share the same I
2
C-bus/SMBus. The fixed I
2
C-bus address of the PCA9555 is
the same as the PCA9554, allowing up to eight of these devices in any combination to
share the same I
2
C-bus/SMBus.
2. Features
I
I
I
I
I
I
I
I
I
I
I
Operating power supply voltage range of 2.3 V to 5.5 V
5 V tolerant I/Os
Polarity Inversion register
Active LOW interrupt output
Low standby current
Noise filter on SCL/SDA inputs
No glitch on power-up
Internal power-on reset
16 I/O pins which default to 16 inputs
0 Hz to 400 kHz clock frequency
ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per
JESD22-A115, and 1000 V CDM per JESD22-C101

PCA9555N Related Products

PCA9555N PCA9555BS PCA9555 PCA9555HF PCA9555PW
Description 16 I/O, PIA-GENERAL PURPOSE, PQCC24 16 I/O, PIA-GENERAL PURPOSE, PQCC24 16-bit I2C and SMBus I/O port with interrupt 16 I/O, PIA-GENERAL PURPOSE, PQCC24 16 I/O, PIA-GENERAL PURPOSE, PDSO24
Is it lead-free? Lead free Lead free - - Lead free
Is it Rohs certified? conform to conform to - conform to conform to
Maker NXP NXP - NXP NXP
Parts packaging code DIP QFN - QFN TSSOP
package instruction DIP, DIP24,.6 HVQFN-24 - HWQFN-24 TSSOP, TSSOP24,.25
Contacts 24 24 - 24 24
Reach Compliance Code unknow compliant - compliant compli
ECCN code EAR99 EAR99 - EAR99 EAR99
JESD-30 code R-PDIP-T24 S-PQCC-N24 - S-PQCC-N24 R-PDSO-G24
JESD-609 code e3 e4 - e4 e4
length 31.7 mm 4 mm - 4 mm 7.8 mm
Number of digits 16 16 - 16 16
Number of I/O lines 16 16 - 16 16
Number of ports 2 2 - 2 2
Number of terminals 24 24 - 24 24
Maximum operating temperature 85 °C 85 °C - 85 °C 85 °C
Minimum operating temperature -40 °C -40 °C - -40 °C -40 °C
Package body material PLASTIC/EPOXY PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code DIP HVQCCN - HVQCCN TSSOP
Encapsulate equivalent code DIP24,.6 LCC24,.16SQ,20 - LCC24,.16SQ,20 TSSOP24,.25
Package shape RECTANGULAR SQUARE - SQUARE RECTANGULAR
Package form IN-LINE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE - CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 245 260 - 260 260
power supply 2.5/5 V 2.5/5 V - 2.5/5 V 2.5/5 V
Certification status Not Qualified Not Qualified - Not Qualified Not Qualified
Maximum seat height 5.1 mm 1 mm - 0.8 mm 1.1 mm
Maximum supply voltage 5.5 V 5.5 V - 5.5 V 5.5 V
Minimum supply voltage 2.3 V 2.3 V - 2.3 V 2.3 V
Nominal supply voltage 3 V 3 V - 3 V 3 V
surface mount NO YES - YES YES
technology CMOS CMOS - CMOS CMOS
Temperature level INDUSTRIAL INDUSTRIAL - INDUSTRIAL INDUSTRIAL
Terminal surface Matte Tin (Sn) NICKEL PALLADIUM GOLD - NICKEL PALLADIUM GOLD Nickel/Palladium/Gold (Ni/Pd/Au)
Terminal form THROUGH-HOLE NO LEAD - NO LEAD GULL WING
Terminal pitch 2.54 mm 0.5 mm - 0.5 mm 0.65 mm
Terminal location DUAL QUAD - QUAD DUAL
Maximum time at peak reflow temperature 40 30 - 30 30
width 15.24 mm 4 mm - 4 mm 4.4 mm
uPs/uCs/peripheral integrated circuit type PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE - PARALLEL IO PORT, GENERAL PURPOSE PARALLEL IO PORT, GENERAL PURPOSE
Humidity sensitivity level - 1 - 1 1
software
[font=宋体][size=7]A serial port debugging assistant is needed[/size][/font]...
结束是开始 stm32/stm8
Does anyone know what's wrong with this circuit diagram?
The attachment is the circuit diagram!! I don’t know why the simulation cannot be done!!!...
飞利浦 51mcu
[Linux Self-study Guide] How to grasp the key points?
1. How to learn vim? The first step in learning Linux is to learn how to use vim. Vim is actually an editor in command mode, which makes beginners feel that this tool is very mysterious. Compared with...
奋斗之路 Linux and Android
Learn ARM from scratch, Nucleo resource summary
I received the Nucleo development board from EEworld this morning. Thank you very much. I took some time to look at the board after work in the afternoon. There is a default LED flashing program. The ...
眼大5子 stm32/stm8
Yuan Fang, what do you think about the reset and clearing operation of the line network?
I use force-release to force the net to be assigned a value and then release it. But the compilation reports an error and I have no idea what to do. Can Yuanfang help me? always @(posedge clk) if(rst)...
gongdragon FPGA/CPLD
3G and 4G signals
To enable mobile phone designers to more effectively manage wireless mobile phone power, extend battery life, and better handle complex 3G and emerging 4G signals, ADI recently launched a radio freque...
maker RF/Wirelessly

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 943  295  2077  1522  2026  19  6  42  31  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号