EEWORLDEEWORLDEEWORLD

Part Number

Search

531FC433M000DG

Description
LVDS Output Clock Oscillator, 433MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

531FC433M000DG Overview

LVDS Output Clock Oscillator, 433MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

531FC433M000DG Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
MakerSilicon Laboratories Inc
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTRAY
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability7%
JESD-609 codee4
Manufacturer's serial number531
Installation featuresSURFACE MOUNT
Nominal operating frequency433 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage2.75 V
Minimum supply voltage2.25 V
Nominal supply voltage2.5 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
Techniques for PCB board array vias
(1) Choose a reasonable via size. For multi-layer PCB designs with normal density, it is better to use vias of 0.25mm/0.51mm/0.91mm (drilling/pad/POWER isolation area); for some high-density PCBs, you...
led2015 PCB Design
EEWORLD University ---- Razavi Analog Integrated Circuit Tutorial (English)
Razavi Analog Integrated Circuit Tutorial (English) : https://training.eeworld.com.cn/course/5218The Bible of analog circuit design, taught by analog electronics master Razavi himself!Fundamentals Of ...
JFET Analog electronics
EDI CON CHINA 2016 is just around the corner, come and register!
Asia's leading conference and exhibition for the RF, microwave, EMC and radar industries, EDI CON China 2016, the 4th annual Electronic Design Innovation Conference, will be held at the Beijing Nation...
eric_wang RF/Wirelessly
Allegro Fill Copper Tutorial
Allegro Fill Copper TutorialBelow we will take a four-layer printed circuit board as an example to explain!1. Click the color button and set the PCB border line color in the "Geometry" column of the c...
yuandayuan6999 PCB Design
DO built a logic analyzer, show it
I've been learning AD drawing recently, and I made a logic analyzer. It's pretty useful. It supports Logic, USBee Suite, USBee AX Pro, and can analyze uart, spi, iic and other protocols. It's very pra...
shower.xu DIY/Open Source Hardware
How to interconnect DSP5509A and ARM
Question: I want to add an ARM to the board and use it together with the DSP as the main processor, that is, the ARM can independently control peripherals, and the DSP can control peripherals by contr...
songdaxuan DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2800  1572  2026  506  1927  57  32  41  11  39 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号