EEWORLDEEWORLDEEWORLD

Part Number

Search

CYD18S72V18-167BGXC

Description
FullFlex Synchronous SDR Dual Port SRAM Commercial and Industrial temperature
File Size771KB,53 Pages
ManufacturerCypress Semiconductor
Download Datasheet View All

CYD18S72V18-167BGXC Online Shopping

Suppliers Part Number Price MOQ In stock  
CYD18S72V18-167BGXC - - View Buy Now

CYD18S72V18-167BGXC Overview

FullFlex Synchronous SDR Dual Port SRAM Commercial and Industrial temperature

CYDXXS72V18
CYDXXS36V18
CYDXXS18V18
FullFlex™ Synchronous SDR
Dual Port SRAM
FullFlex™ Synchronous SDR Dual Port SRAM
Features
Functional Description
The FullFlex™ dual port SRAM families consist of 2-Mbit, 9-Mbit,
18-Mbit, and 36-Mbit synchronous, true dual port static RAMs
that are high speed, low power 1.8 V or 1.5 V CMOS. Two ports
are provided, enabling simultaneous access to the array.
Simultaneous access to a location triggers deterministic access
control. For FullFlex72 these ports operate independently with
72-bit bus widths and each port is independently configured for
two pipelined stages. Each port is also configured to operate in
pipelined or flow through mode.
The advanced features include the following:
True dual port memory enables simultaneous access the
shared array from each port
Synchronous pipelined operation with single data rate (SDR)
operation on each port
SDR interface at 200 MHz
Up to 28.8 Gb/s bandwidth (200 MHz × 72-bit × 2 ports)
Selectable pipelined or flow-through mode
1.5 V or 1.8 V core power supply
Commercial and Industrial temperature
IEEE 1149.1 JTAG boundary scan
Available in 484-ball PBGA (× 72) and 256-ball FBGA (× 36
and × 18) packages
FullFlex72 family
36-Mbit: 512 K × 72 (CYD36S72V18)
18-Mbit: 256 K × 72 (CYD18S72V18)
9-Mbit: 128 K × 72 (CYD09S72V18)
FullFlex36 family
36-Mbit: 1 M × 36 (CYD36S36V18)
18-Mbit: 512 K × 36 (CYD18S36V18)
9-Mbit: 256 K × 36 (CYD09S36V18)
2-Mbit: 64 K × 36 (CYD02S36V18)
FullFlex18 family
36-Mbit: 2 M × 18 (CYD36S18V18)
18-Mbit: 1 M × 18 (CYD18S18V18)
9-Mbit: 512 K × 18 (CYD09S18V18)
Built in deterministic access control to manage address
collisions
Deterministic flag output upon collision detection
Collision detection on back-to-back clock cycles
First busy address readback
Advanced features for improved high speed data transfer and
flexibility
Variable impedance matching (VIM)
Echo clocks
Selectable LVTTL (3.3 V), Extended HSTL (1.4 V to 1.9 V),
1.8 V LVCMOS, or 2.5 V LVCMOS IO on each port
Burst counters for sequential memory access
Mailbox with interrupt flags for message passing
Dual chip enables for easy depth expansion
Built in deterministic access control to manage address
collisions during simultaneous access to the same memory
location
Variable impedance matching (VIM) to improve data
transmission by matching the output driver impedance to the
line impedance
Echo clocks to improve data transfer
To reduce the static power consumption, chip enables power
down the internal circuitry. The number of latency cycles before
a change in CE
0
or CE
1
enables or disables the databus
matches the number of cycles of read latency selected for the
device. For a valid write or read to occur, activate both chip
enable inputs on a port.
Each port contains an optional burst counter on the input address
register. After externally loading the counter with the initial
address, the counter increments the address internally.
Additional device features include a mask register and a mirror
register to control counter increments and wrap around. The
counter interrupt (CNTINT) flags notify the host that the counter
reaches maximum count value on the next clock cycle. The host
reads the burst counter internal address, mask register address,
and busy address on the address lines. The host also loads the
counter with the address stored in the mirror register by using the
retransmit functionality. Mailbox interrupt flags are used for
message passing, and JTAG boundary scan and asynchronous
Master Reset (MRST) are also available. The
Logic Block
Diagram on page 2
shows these features.
The FullFlex72 is offered in a 484-ball plastic BGA package. The
FullFlex36 and FullFlex18 are available in 256-ball fine pitch
BGA package except the 36-Mbit devices which are offered in
484-ball plastic BGA package.
Cypress Semiconductor Corporation
Document Number: 38-06082 Rev. *M
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised October 28, 2011
[+] Feedback
Output waveform of full-wave rectifier circuit
Use the following circuit diagram to build an AC-DC conversion circuit. It is found that during the experiment: 1. The input signal frequency f=10KHz, the amplitude is about Vin=5Vpp sinusoidal signal...
yunmeizhi1990 Analog electronics
DISP0_CONTRAST is used as GPIO to drive LED
A: I have blocked these two in the device tree, and now they are all changed to LEDs.B: I need to change them to GPIO in iomuxc.A: I have blocked and even deleted them in the device tree, why doesn't ...
明远智睿Lan Industrial Control Electronics
Proteus Tutorial Series
Proteus ISIS is a circuit analysis and physical simulation software developed by Labcenter, a British company. It runs on the Windows operating system and can simulate and analyze (SPICE) various anal...
wzt FPGA/CPLD
About soldering
Brothers who work in electronics will come into contact with all kinds of wires, PCB copper foil circuits, chip pins, etc. that need to be soldered, bridged or repaired... How fine is the finest work ...
heyidisk DIY/Open Source Hardware
How is AD converted inside the ez430-RF2500 development board?
Help: How is the internal AD conversion performed in the ez430-RF2500 development board? Why is the data obtained after the sine wave I input is different from the data I calculated after the internal...
yezizi2722 Microcontroller MCU
Power supply technical issues
How many V should the EMC surge of 24V power supply be?...
chilezhima Power technology

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2586  2401  1163  2074  932  53  49  24  42  19 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号