EEWORLDEEWORLDEEWORLD

Part Number

Search

IDT2309A-1HDCGI

Description
2309 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16
Categorysemiconductor    logic   
File Size65KB,8 Pages
ManufacturerIDT (Integrated Device Technology, Inc.)
Websitehttp://www.idt.com/
Download Datasheet Parametric View All

IDT2309A-1HDCGI Overview

2309 SERIES, PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16

IDT2309A-1HDCGI Parametric

Parameter NameAttribute value
Number of functions1
Number of terminals16
Minimum operating temperature-40 Cel
Maximum operating temperature85 Cel
Rated supply voltage3.3
Minimum supply/operating voltage3 V
Maximum supply/operating voltage3.6 V
Processing package descriptionSOIC-16
each_compliYes
EU RoHS regulationsYes
stateActive
Logic IC typePLL BASED CLOCK DRIVER
sub_categoryClock Drivers
series2309
Max-Min frequency133 MHz
Enter conditionsSTANDARD
jesd_30_codeR-PDSO-G16
jesd_609_codee3
max_i_ol_0.0120 Am
moisture_sensitivity_level3
Number of inverted outputs0.0
Real output number8
Output characteristics3-STATE
Packaging MaterialsPLASTIC/EPOXY
ckage_codeSOP
ckage_equivalence_codeSOP16,.25
packaging shapeRECTANGULAR
Package SizeSMALL OUTLINE
eak_reflow_temperature__cel_260
wer_supplies__v_3.3
._delay_nom_su8.7 ns
propagation delay TPD8.7 ns
qualification_statusCOMMERCIAL
Maximum same-side bending0.2500 ns
seated_height_max1.73 mm
surface mountYES
Temperature levelINDUSTRIAL
terminal coatingMATTE TIN
Terminal formGULL WING
Terminal spacing1.27 mm
Terminal locationDUAL
ime_peak_reflow_temperature_max__s_30
length9.93 mm
width3.94 mm
IDT2309A
3.3V ZERO DELAY CLOCK BUFFER
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
3.3V ZERO DELAY
CLOCK BUFFER
FEATURES:
DESCRIPTION:
IDT2309A
• Phase-Lock Loop Clock Distribution
• 10MHz to 133MHz operating frequency
• Distributes one clock input to one bank of five and one bank of
four outputs
• Separate output enable for each output bank
• Output Skew < 250ps
• Low jitter <200 ps cycle-to-cycle
• IDT2309A-1 for Standard Drive
• IDT2309A-1H for High Drive
• No external RC network required
• Operates at 3.3V V
DD
• Available in SOIC and TSSOP packages
The IDT2309A is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 133MHz.
The IDT2309A is a 16-pin version of the IDT2305A. The IDT2309A
accepts one reference input, and drives two banks of four low skew clocks.
The -1H version of this device operates up to 133MHz frequency and has
higher drive than the -1 device. All parts have on-chip PLLs which lock
to an input clock on the REF pin. The PLL feedback is on-chip and is
obtained from the CLKOUT pad. In the absence of an input clock, the
IDT2309A enters power down. In this mode, the device will draw less than
12µA for Commercial Temperature range and less than 25µA for Industrial
temperature range, and the outputs are tri-stated.
The IDT2309A is characterized for both Industrial and Commercial
operation.
FUNCTIONAL BLOCK DIAGRAM
16
CLKOUT
1
REF
PLL
2
CLKA1
3
CLKA2
14
CLKA3
15
CLKA4
S2
S1
8
9
Control
Logic
6
CLKB1
7
CLKB2
10
CLKB3
11
CLKB4
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
c
2004 Integrated Device Technology, Inc.
JULY 2004
DSC - 6588/5

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1817  837  1280  216  866  37  17  26  5  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号