EEWORLDEEWORLDEEWORLD

Part Number

Search

5962G0521402QXA

Description
Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48
CategoryThe embedded processor and controller    Microcontrollers and processors   
File Size174KB,23 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962G0521402QXA Overview

Clock Generator, 200MHz, CMOS, CDFP48, CERAMIC, DFP-48

5962G0521402QXA Parametric

Parameter NameAttribute value
Parts packaging codeDFP
package instructionDFP,
Contacts48
Reach Compliance Codeunknown
ECCN code3A001.A.1.A
JESD-30 codeR-CDFP-F48
JESD-609 codee0
length16.002 mm
Number of terminals48
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Maximum output clock frequency200 MHz
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Master clock/crystal nominal frequency200 MHz
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.921 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch0.635 mm
Terminal locationDUAL
total dose500k Rad(Si) V
width9.652 mm
uPs/uCs/peripheral integrated circuit typeCLOCK GENERATOR, OTHER
Base Number Matches1
Standard Products
UT7R995 & UT7R995C RadClock
TM
RadHard 2.5V/3.3V 200MHz High-Speed
Multi-phase PLL Clock Buffer
Advanced Data Sheet
November 30, 2005
FEATURES:
+3.3V Core Power Supply
+2.5V or +3.3V Clock Output Power Supply
- Independent Clock Output Bank Power Supplies
Output frequency range: 6 MHz to 200 MHz
Output-output skew < 100 ps
Cycle-cycle jitter < 100 ps
± 2% maximum output duty cycle
Eight LVTTL outputs with selectable drive strength
Selectable positive- or negative-edge synchronization
Selectable phase-locked loop (PLL) frequency range and
lock indicator
Phase adjustments in 625 to 1300 ps steps up to ± 7.8 ns
(1-6,8,10,12) x multiply and (1/2,1/4) x divide ratios
Compatible with Spread-Spectrum reference clocks
Power-down mode
Selectable reference input divider
Radiation performance
- Total-dose tolerance: 300 krad (Si) and 1 Mrad (Si)
- SEL Immune to a LET of 109 MeV-cm
2
/mg
- SEU Immune to a LET of 109 MeV-cm
2
/mg
- SET: Contact factory for details
Military temperature range: -55
o
C to +125
o
C
Packaging options:
- 48-Lead Ceramic Flatpack
Standard Microcircuit Drawing: 5962-05214
- QML-Q and QML-V compliant part
The devices also feature split output bank power supplies that
enable banks 1 & 2, bank 3, and bank 4 to operate at a different
power supply levels. The ternary PE/HD pin controls the syn-
chronization of output signals to either the rising or the falling
edge of the reference clock and selects the drive strength of the
output buffers. The UT7R995 and UT7R995C both interface
to a digital clock while the UT7R995C will also interface to a
quartz crystal.
EN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
T
4F0
4F1
sOE
PD/DIV
PE/HD
V
DD
V
DD
Q3
3Q1
3Q0
V
SS
V
SS
V
DD
FB
V
DD
V
SS
V
SS
2Q1
2Q0
V
DD
Q1
LOCK
V
SS
DS0
DS1
1F0
The user programs both the frequency and the phase of the out-
put banks through nF[1:0] and DS[1:0] pins. The adjustable
phase feature allows the user to skew the outputs to lead or lag
the reference clock. Connect any one of the outputs to the
feedback input to achieve different reference frequency multi-
plication and division ratios.
IN
INTRODUCTION:
The UT7R995/UT7R995C is a low-voltage, low-power, eight-
output, 6-to-200 MHz clock driver. It features output phase
programmability which is necessary to optimize the timing of
high-performance microprocessor and communication sys-
tems.
D
EV
UT7R995
&
UT7R995C
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
3F1
3F0
FS
V
SS
V
SS
V
DD
Q4
4Q1
4Q0
V
SS
V
SS
V
DD
XTAL1
NC/XTAL2
V
DD
V
SS
V
SS
1Q1
1Q0
V
DD
Q1
V
SS
TEST
2F1
2F0
1F1
EL
1
O
PM
Figure 1. 48-Lead Ceramic Flatpack Pin Description
How to connect an 8-bit processor to a 16-bit A/D?
There are only 8-bit data input ports on the board. Is there any way to use 16-bit A/D?...
JasonnLee FPGA/CPLD
PCIE Problems FPGA Beginners and System Design
The PCIE host computer reads memory misaligned, let's analyze the reason! , I personally compiled a summary of my initial FPGA learning a few years ago, you can read it when you are bored...
feihu612 FPGA/CPLD
Do you know the purpose of the preprocessor flag #error?
This question is very useful in distinguishing a normal guy from a nerd. Only nerds would read the appendix of a C language textbook to find the answer to a question like this. Of course, if you are n...
pin1983119 Embedded System
This is an era where entertainment is king
Nintendo's new machine "Revolution" set off a craze for next-generation games at E3  If you watch TV seriously every day, you will discover many things like me. For example, one fact: Chinese people's...
xiaoxin RF/Wirelessly
Methods and precautions for reducing electromagnetic interference in PCB design
[align=left]Electromagnetic compatibility design is closely related to specific circuits. In order to carry out electromagnetic compatibility design, designers need to minimize radiation (radio freque...
ohahaha Energy Infrastructure?
[Help] How to get the clock output pulse at the I/O port?
I don't know if I can output ACLK or DCO clock pulses at the I/O port of 430F449. Can I use the following two statements to output them at the P1.5 pin? Please give me some advice and a program. Thank...
yangtao0123 Microcontroller MCU

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1034  2449  1772  2137  2245  21  50  36  44  46 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号