EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R9655901QCC

Description
Parallel In Serial Out, ACT Series, 8-Bit, Right Direction, Complementary Output, CMOS, CDIP16, CERAMIC, SIDE BRAZED, DIP-16
Categorylogic    logic   
File Size250KB,10 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

5962R9655901QCC Overview

Parallel In Serial Out, ACT Series, 8-Bit, Right Direction, Complementary Output, CMOS, CDIP16, CERAMIC, SIDE BRAZED, DIP-16

5962R9655901QCC Parametric

Parameter NameAttribute value
package instructionDIP,
Reach Compliance Codeunknown
Counting directionRIGHT
seriesACT
JESD-30 codeR-CDIP-T16
JESD-609 codee4
Logic integrated circuit typePARALLEL IN SERIAL OUT
Number of digits8
Number of functions1
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Output polarityCOMPLEMENTARY
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDIP
Package shapeRECTANGULAR
Package formIN-LINE
propagation delay (tpd)21 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height5.08 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountNO
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formTHROUGH-HOLE
Terminal pitch2.54 mm
Terminal locationDUAL
total dose100k Rad(Si) V
Trigger typePOSITIVE EDGE
width7.62 mm
Base Number Matches1
Standard Products
UT54ACS165/UT54ACTS165
8-Bit Parallel Shift Registers
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Complementary outputs
Direct overriding load (data) inputs
Gated clock inputs
Parallel-to-serial data conversions
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS165 - SMD 5962-96558
UT54ACTS165 - SMD 5962-96559
DESCRIPTION
The UT54ACS165 and the UT54ACTS165 are 8-bit serial shift regis-
ters that, when clocked, shift the data toward serial output Q
H
. Parallel-
in access to each stage is provided by eight individual data inputs that
are enabled by a low level at the SH/LD input. The devices feature a
clock inhibit function and a complemented serial output Q
H
.
Clocking is accomplished by a low-to-high transition of the CLK input
while SH/LD is held high and CLK INH is held low. The functions of
the CLK and CLK INH (clock inhibit) inputs are interchangeable. Since
a low CLK input and a low-to-high transition of CLK INH will also
accomplish clocking, CLK INH should be changed to the high level
only while the CLK input is high. Parallel loading is disabled when
SH/LD is held high. Parallel inputs to the registers are enabled while
SH/LD is low independently of the levels of CLK, CLK INH or SER
inputs.
The devices are characterized over full military temperature range of
-55°C to +125°C.
PINOUTS
16-Pin DIP
Top View
SH/LD
CLK
E
F
G
H
Q
H
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
CLK INH
D
C
B
A
SER
Q
H
16-Lead Flatpack
Top View
SH/LD
CLK
E
F
G
H
Q
H
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
CLK INH
D
C
B
A
SER
Q
H
LOGIC SYMBOL
(1)
SH/LD
(15)
CLK INH
(2)
CLK
(10)
SER
(11)
A
(12)
B
(13)
C
(14)
D
(3)
E
(4)
F
(5)
G
(6)
H
SRG8
C1 (LOAD)
≥1
C2/
FUNCTION TABLE
INPUTS
SH/ CLK CLK SER PARALLEL
LD INH
A ... H
INTERNAL OUTPUTS
OUTPUTS
Q
A
Q
B
Q
H
Q
H
h
2D
1D
1D
L
H
H
H
H
X
L
L
L
H
X
L
X
X
H
L
X
a ... h
X
X
X
X
a
Q
A
H
L
Q
A
b
Q
B
Q
A
Q
A
Q
B
h
Q
H
Q
G
Q
G
Q
H
Q
H
Q
G
Q
G
Q
H
1
1D
(9)
Q
(7)
H
Q
H
X
Note:
1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and
IEC Publication 617-12.
Note:
1. Q
n
= The state of the referenced output one setup time prior to the Low-to-
High clock transition.PINOUTS
A question from a novice about SD card,
My arm development board is 2410, and I use the sd card driver provided by Samsung. My kernel is 2.6.14. Now it can recognize 1G sd card, read and write. But the writing speed is really super slow. ap...
huangjiangmin Embedded System
[Low Power Consumption] Xilinx Training Materials 2010 Powering
Xilinx Training Materials 2010 PoweringPowering Virtex-6 and Spartan-6 FPGAs 1.Xilinx Spartan-6 and Virtex-6 Power Supply Requirements 2.Power System Design for FPGAs– Static and Dynamic Performance– ...
ddllxxrr FPGA/CPLD
Can someone tell me what board this is?
Green board thank you thank you...
老坛酸的一匹 Microcontroller MCU
I want to extend the distance of microcontroller serial communication. What chips can you recommend?
As the title says, the distance doesn't need to be too far, two meters is enough, the serial port level is 3.3V, the baud rate is 19200. It is a card reader. The microcontroller's serial port is expan...
z45217 Analog electronics
3D printed cars
[align=left][size=4][color=#000000][backcolor=white] Recently, 3D printing can be said to be a very hot topic in the technology industry, and it is no longer just a concept. 3D printing technology can...
wstt Creative Market
Please tell me about compatibility issue!!!!!!!!!!!
Can serial port programs written with Windows API (vc6) and serial port programs written with controls run directly under WinCE .NET 4.2?...
kids85 Embedded System

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1386  1002  1117  1346  843  28  21  23  17  3 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号