EEWORLDEEWORLDEEWORLD

Part Number

Search

IS62C1024L-55T

Description
Standard SRAM, 128KX8, 55ns, CMOS, PDSO32,
Categorystorage    storage   
File Size441KB,8 Pages
ManufacturerIntegrated Circuit Solution Inc.
Download Datasheet Parametric View All

IS62C1024L-55T Overview

Standard SRAM, 128KX8, 55ns, CMOS, PDSO32,

IS62C1024L-55T Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntegrated Circuit Solution Inc.
package instructionTSSOP, TSSOP32,.8,20
Reach Compliance Codeunknown
Maximum access time55 ns
I/O typeCOMMON
JESD-30 codeR-PDSO-G32
JESD-609 codee0
memory density1048576 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of terminals32
word count131072 words
character code128000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize128KX8
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeTSSOP
Encapsulate equivalent codeTSSOP32,.8,20
Package shapeRECTANGULAR
Package formSMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Parallel/SerialPARALLEL
power supply5 V
Certification statusNot Qualified
Minimum standby current2 V
Maximum slew rate0.08 mA
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationDUAL
Base Number Matches1
IS62C1024L
IS62C1024L
FEATURES
128K x 8 LOW POWER CMOS STATIC RAM
• High-speed access time: 35, 45, 55, 70 ns
•
Low active power: 450 mW (typical)
•
Low standby power: 150 µW (typical) CMOS
standby
• Output Enable (OE) and two Chip Enable
(CE1 and CE2) inputs for ease in applications
• Fully static operation: no clock or refresh
required
• TTL compatible inputs and outputs
• Single 5V (±10%) power supply
DESCRIPTION
The
1+51
IS62C1024L is a low power,131,072-word by 8-bit
CMOS static RAM. It is fabricated using
1+51
's high-
performance CMOS technology. This highly reliable process
coupled with innovative circuit design techniques, yields higher
performance and low power consumption devices.
When
CE1
is HIGH or CE2 is LOW (deselected), the device
assumes a standby mode at which the power dissipation can
be reduced by using CMOS input levels.
Easy memory expansion is provided by using two Chip Enable
inputs,
CE1
and CE2. The active LOW Write Enable (WE)
controls both writing and reading of the memory.
The IS62C1024L is available in 32-pin 600mil DIP, 450mil SOP
and 8*20mm TSOP-1 packages.
FUNCTIONAL BLOCK DIAGRAM
A0-A16
DECODER
512 x 2048
MEMORY ARRAY
VCC
GND
I/O
DATA
CIRCUIT
I/O0-I/O7
COLUMN I/O
CE1
CE2
OE
WE
CONTROL
CIRCUIT
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc.
Integrated Circuit Solution Inc.
SR017-0C
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1924  2834  694  2003  2491  39  58  14  41  51 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号