EEWORLDEEWORLDEEWORLD

Part Number

Search

IS61LV3216-12K

Description
Standard SRAM, 32KX16, 12ns, CMOS, PDSO44,
Categorystorage    storage   
File Size429KB,8 Pages
ManufacturerIntegrated Circuit Solution Inc.
Download Datasheet Parametric View All

IS61LV3216-12K Overview

Standard SRAM, 32KX16, 12ns, CMOS, PDSO44,

IS61LV3216-12K Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerIntegrated Circuit Solution Inc.
package instructionSOJ, SOJ44,.44
Reach Compliance Codeunknown
Maximum access time12 ns
I/O typeCOMMON
JESD-30 codeR-PDSO-J44
JESD-609 codee0
memory density524288 bit
Memory IC TypeSTANDARD SRAM
memory width16
Number of terminals44
word count32768 words
character code32000
Operating modeASYNCHRONOUS
Maximum operating temperature70 °C
Minimum operating temperature
organize32KX16
Output characteristics3-STATE
Package body materialPLASTIC/EPOXY
encapsulated codeSOJ
Encapsulate equivalent codeSOJ44,.44
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Parallel/SerialPARALLEL
power supply3.3 V
Certification statusNot Qualified
Maximum standby current0.005 A
Minimum standby current3 V
Maximum slew rate0.2 mA
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formJ BEND
Terminal pitch1.27 mm
Terminal locationDUAL
Base Number Matches1
IS61LV3216
IS61LV3216
32K x 16 LOW VOLTAGE CMOS STATIC RAM
DESCRIPTION
The
ICSI
IS61LV3216 is a high-speed, 512K static RAM
organized as 32,768 words by 16 bits. It is fabricated using
ICSI
's high-performance CMOS technology. This highly reli-
able process coupled with innovative circuit design techniques,
yields fast access times with low power consumption.
When
CE
is HIGH (deselected), the device assumes a standby
mode at which the power dissipation can be reduced down with
CMOS input levels.
Easy memory expansion is provided by using Chip Enable and
Output Enable inputs,
CE
and
OE.
The active LOW Write
Enable (WE) controls both writing and reading of the memory.
A data byte allows Upper Byte (UB) and Lower Byte (LB)
access.
The IS61LV3216 is packaged in the JEDEC standard 44-pin
400mil SOJ and 44-pin 400mil TSOP-2.
FEATURES
• High-speed access time: 10, 12, 15, and 20 ns
• CMOS low power operation
— 150 mW (typical) operating
— 150 µW (typical) standby
• TTL compatible interface levels
• Single 3.3V ± 10% power supply
• Fully static operation: no clock or refresh
required
• Three state outputs
• Industrial temperature available
• Available in 44-pin 400mil SOJ package and
44-pin TSOP-2
1
2
3
4
5
6
7
FUNCTIONAL BLOCK DIAGRAM
A0-A14
DECODER
32K x 16
MEMORY ARRAY
8
9
VCC
GND
I/O0-I/O7
Lower Byte
I/O8-I/O15
Upper Byte
I/O
DATA
CIRCUIT
COLUMN I/O
10
11
12
CE
OE
WE
UB
LB
CONTROL
CIRCUIT
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 1997, Integrated Silicon Solution Inc.
Integrated Circuit Solution Inc.
SR009-0B
1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1123  699  939  2009  884  23  15  19  41  18 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号