EEWORLDEEWORLDEEWORLD

Part Number

Search

EBJ82HF4B1RA

Description
8GB Registered DDR3 SDRAM DIMM
File Size217KB,26 Pages
ManufacturerELPIDA
Websitehttp://www.elpida.com/en
Download Datasheet Compare View All

EBJ82HF4B1RA Overview

8GB Registered DDR3 SDRAM DIMM

DATA SHEET
8GB Registered DDR3 SDRAM DIMM
EBJ82HF4B1RA (1024M words
×
72 bits, 4 Ranks)
Specifications
Density: 8GB
Organization
1024M words
×
72 bits, 4 ranks
Mounting 36 pieces of 2G bits DDR3 SDRAM with
DDP (FBGA)
DDP: 2 pieces of 1G bits chips sealed in one
package
Package: 240-pin socket type dual in line memory
module (DIMM)
PCB height: 30.5mm (max.)
Lead pitch: 1.0mm
Lead-free (RoHS compliant)
Power supply: VDD
=
1.5V
±
0.075V
Data rate: 1066Mbps/800Mbps (max.)
Eight internal banks for concurrent operation
(components)
Interface: SSTL_15
Burst lengths (BL): 8 and 4 with Burst Chop (BC)
/CAS Latency (CL): 6, 7, 8
/CAS write latency (CWL): 5, 6
Precharge: auto precharge option for each burst
access
Refresh: auto-refresh, self-refresh
Refresh cycles
Average refresh period
7.8µs at 0°C
TC
≤ +85°C
3.9µs at
+85°C <
TC
≤ +95°C
Operating case temperature range
TC = 0°C to +95°C
Features
Double-data-rate architecture; two data transfers per
clock cycle
The high-speed data transfer is realized by the 8 bits
prefetch pipelined architecture
Bi-directional differential data strobe (DQS and /DQS)
is transmitted/received with data for capturing data at
the receiver
DQS is edge-aligned with data for READs; center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge; data
and data mask referenced to both edges of DQS
Posted /CAS by programmable additive latency for
better command and data bus efficiency
On-Die-Termination (ODT) for better signal quality
Synchronous ODT
Dynamic ODT
Asynchronous ODT
Multi Purpose Register (MPR) for temperature read
out
ZQ calibration for DQ drive and ODT
Programmable Partial Array Self-Refresh (PASR)
/RESET pin for Power-up sequence and reset
function
SRT range:
Normal/extended
Auto/manual self-refresh
Programmable Output driver impedance control
2 piece of registering clock driver and 1 piece of
serial EEPROM (256 bytes EEPROM) for Presence
Detect (PD)
Class B temperature sensor functionality with
EEPROM
Note: Warranty void if removed DIMM heat
spreader.
Document No. E1306E30 (Ver. 3.0)
Date Published December 2008 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2008

EBJ82HF4B1RA Related Products

EBJ82HF4B1RA EBJ82HF4B1RA-AE-E
Description 8GB Registered DDR3 SDRAM DIMM 8GB Registered DDR3 SDRAM DIMM

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1880  1599  829  2295  1335  38  33  17  47  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号