EEWORLDEEWORLDEEWORLD

Part Number

Search

5962H8957701QZXA

Description
BCRTM
File Size1MB,61 Pages
ManufacturerETC
Download Datasheet View All

5962H8957701QZXA Overview

BCRTM

UT1553 BCRTM
F
EATURES
p
Comprehensive MIL-STD-1553 dual-redundant Bus
p
p
p
p
p
Controller (BC) and Remote Terminal (RT) and
Monitor (M) functions
MIL-STD-1773 compatible
Multiple message processing capability in BC
Time tagging and message logging in RT and M modes
Automatic polling and intermessage delay in
BC mode
Programmable interrupt scheme and internally
generated interrupt history list
p
Register-oriented architecture to enhance
programmability
p
DMA memory interface with 64K addressability
p
Internal self-test
p
Radiation-hardened option available for 84-lead
flatpack package only
p
Remote terminal operations in ASD/ENASD-certified
(SEAFAC)
p
Available in 84-pin pingrid array, 84-lead flatpack, 84-
lead leadless chip-carrier
p
Standard Microcircuit Drawing 5962-89577 available
- QML Q and V compliant
REGISTERS
CONTROL
HIGH-PRIORITY
STD PRIORITY LEVEL
STD PRIORITY PULSE
STATUS
CURRENT BC (or M) BLOCK/
RT DESCRIPTOR SPACE
POLLING COMPARE
CLOCK &
RESET
LOGIC
INTERRUPT
HANDLER
BC PROTOCOL
&
MESSAGE
HANDLER
BUILT-IN-TEST WORD
CURRENT COMMAND
INTERRUPT LOG
LIST POINTER
HIGH-PRIORITY
INTERRUPT ENABLE
16
HIGH-PRIORITY
INTERRUPT STATUS
STANDARD INTERRUPT
ENABLE
16
RT/MONITOR
PROTOCOL &
MESSAGE
HANDLER
BUILT-
IN-
TEST
16
RT ADDRESS
BUILT-IN-TEST
START COMMAND
RESET COMMAND
RT TIMER
RESET COMMAND
MONITOR ADDRESS
CONTROL
MONITOR ADDRESS
SELECT (0-15)
ADDRESS
MONITOR ADDRESS
SELECT (16-31)
16
16
DATA
12MHz
MASTER
RESET
1553
DATA
CHANNEL
A
1553
DATA
CHANNEL
B
DUAL
CHANNEL
ENCODER/
DECODER
MODULE
PARALLEL-
TO-SERIAL
CONVER-
SION
16
BUS
TRANSFER
LOGIC
SERIAL-TO-
PARALLEL
CONVER-
SION
TIMERON
TIMEOUT
ADDRESS
GENERATOR
16
DMA/CPU
CONTROL
16
DMA ARBITRATION
REGISTER CONTROL
DUAL-PORT MEMORY CONTROL
Figure 1. BCRTM Block Diagram
BCRTM-1
RT-thread studio hardware timer counting issue
Environment: The hardware clock is configured in RTT, the counting frequency is 1MHZ, counting up, and the maximum count is 0xFFFF Test steps: 1. The timer trigger mode is periodic trigger, the timer ...
小清鑫 XuanTie RISC-V Activity Zone
EEWORLD University - WEBENCH FPGA Architect Functional Guide
WEBENCH FPGA Architect Functional Tour : https://training.eeworld.com.cn/course/165...
zhangjianee Power technology
I have encountered trouble with STM32 TFT. Please give me some advice.
The maximum resolution of the image processed by Image2lcd is only 119288, and the displayed image is less than 1/3 of the screen, while the normal resolution is 153600. How can I make it display full...
huajia ARM Technology
The mooncakes exchanged for ChipCoin have arrived
Huamei mooncakes are really good. They are the most cost-effective mooncakes I have ever eaten. They taste very good. Thank you for the forum activities....
littleshrimp Talking
What is this IC?
I have an IC on a circuit board. It has a 5-pin package, with two pins on the top and three pins on the bottom. It is a very small package. The characters on it seem to be CO-60Y or CO-GOY. The charac...
1235421 Embedded System
Confused again
I have been studying Linux for a while, but Linux is really annoying, so I started to study Win CE and learn API. I feel that Win CE is much easier to get started than Linux, but recently I found that...
davidwx Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1383  2273  1579  1093  2233  28  46  32  22  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号