EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R0422902QMA

Description
Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
CategoryProgrammable logic devices    Programmable logic   
File Size926KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R0422902QMA Overview

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962R0422902QMA Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeLGA
package instructionLGA,
Contacts484
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CBGA-N484
JESD-609 codee0
length29 mm
Configurable number of logic blocks1536
Equivalent number of gates320640
Number of terminals484
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize1536 CLBS, 320640 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeLGA
Package shapeSQUARE
Package formGRID ARRAY
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.95 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formNO LEAD
Terminal pitch1.27 mm
Terminal locationBOTTOM
total dose100k Rad(Si) V
width29 mm
Base Number Matches1
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Could you please tell me the principle of segment LCD display? Thanks for your advice!
I've been learning MSP430 development recently, and I'm a little confused about LCD display: How does the segment LCD in 4MUX mode display? How is the value of LCDMEM paid to the MSP430 chip determine...
sunline Embedded System
Does MSP430 need to connect a pull-up resistor to dot-matrix LCD?
Does F149 need to be connected to the IO port of the dot matrix LCD directly (in parallel)?The LCD driver is ST7565R (128×64), and the IO port is connected to P2 port430. The IO port has an internal p...
fengyongbo Microcontroller MCU
Catalog 2 of the "Foreign Electronics and Communications Textbook Series" published by the Electronics Industry Press
101. Modern Communication Systems (MATLAB Edition) (Second Edition) Author: (US) John G. Proakis, etc. 102. Principles and Applications of Digital Systems (9th Edition) Author: (US) Ronald J.Tocci, Ne...
liuyong1989 Industrial Control Electronics
How to know the id of i2c slave device
Hi, everyone, on our device, there is an encryption chip connected to the i2c bus. Now I am writing the driver for the encryption chip. When calling the i2c protocol driver interface, I need to specif...
foxyboss Embedded System
Image Compression Using ADV202/ADV212
I have worked in Beijing for more than 6 years, specializing in FPGA peripheral interface design, and am very familiar with JPEG2000 and using ADV202/ADV212 for image compression.Very familiar with AD...
axpro FPGA/CPLD
How to operate and configure vc2005 to develop embedded database (access), PC side and device side
How to operate and configure the embedded database (access) developed by vc2005, PC and device expert guidance...
benson Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 458  1541  1305  1976  2836  10  32  27  40  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号