EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R62342QXA

Description
Registered Bus Transceiver, AC Series, 2-Func, 8-Bit, True Output, CMOS, CDFP56, CERAMIC,BOTTOM BRAZED, FP-56
Categorylogic    logic   
File Size236KB,20 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

5962R62342QXA Overview

Registered Bus Transceiver, AC Series, 2-Func, 8-Bit, True Output, CMOS, CDFP56, CERAMIC,BOTTOM BRAZED, FP-56

5962R62342QXA Parametric

Parameter NameAttribute value
MakerCobham PLC
package instructionDFP,
Reach Compliance Codeunknown
Other featuresALSO OPERATES AT 4.5V TO 5.5V SUPPLY
seriesAC
JESD-30 codeR-CDFP-F56
JESD-609 codee0
length18.542 mm
Logic integrated circuit typeREGISTERED BUS TRANSCEIVER
Number of digits8
Number of functions2
Number of ports2
Number of terminals56
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
propagation delay (tpd)12 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height3.175 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch0.635 mm
Terminal locationDUAL
total dose100k Rad(Si) V
width9.652 mm
Base Number Matches1
Standard Products
UT54ACS164646S
RadHard Schmitt CMOS 16-bit Bidirectional MultiPurpose Registered Transceiver
Advanced Datasheet
August 30, 2006
www.aeroflex.com/radhard
FEATURES
Voltage translation
- 5V bus to 3.3V bus
- 3.3V bus to 5V bus
Independent registers for A and B buses
Multiplexed real-time and stored data
Flow-through architecture optimizes PCB layout
Cold- and Warm-sparing
- 1MΩ minimum input impedance power-off
- Guranteed output tri-state while one power supply is "off"
and the other is "on"
Schmitt trigger inputs to filter noisy signals
0.6µm
Commercial RadHard
TM
CMOS
- Total dose: 100K rad(Si)
- Single Event Latchup immune
- SEU Onset LET >40 MeV-cm
2
/mg
High speed, low power consumption
Available QML Q or V processes
Standard Microcircuit Drawing: 5962-06234
Package:
- 56-pin ceramic flatpack
DESCRIPTION
The UT54ACS164646S is a 16-bit, MultiPurpose, registered,
level shifting, bus transceiver consisting of D-type flip-flops,
control circuitry, and 3-state outputs arranged for multiplexed
transmission of data directly from the data bus or from the
internal storage registers. The high-speed, low power
UT54ACS164646S transceiver is designed to perform multi-
ple functions including: asynchronous two-way communica-
tion, signal buffering, voltage translation, cold- and warm-
sparing. The device can be used as two independant 8-bit
transceivers or one 16-bit transceiver. Data on the A or B bus
is clocked into the registers on the low-to-high transition of the
appropriate clock (CLKAB or CLKBA) input. With either
V
DD
supply equal to zero volts, the UT54ACS164646S out-
puts and inputs present a minimum impedance of 1MΩ mak-
ing it ideal for “cold-spare” and "warm-spare" applications. By
virtue of its flexible power supply interface, the
UT54ACS164646S may operate as a 3.3-volt only, 5-volt only,
or mixed 3.3V/5V bus transceiver.
PIN DESCRIPTION
Pin Names
OEx
DIRx
xAx
xBx
xSAB
xSBA
xCLKAB
xCLKBA
Description
Output Enable Input (Active Low)
Direction Control Inputs
Side A Inputs or 3-State Outputs (3.3V Port)
Side B Inputs or 3-State Outputs (5V Port)
Select real-time or stored A bus data to B bus
Select real-time or stored B bus data to A bus
Store A bus data
Store B bus data
IN
D
EV
EL
1
O
PM
The Output-enable (OEx) and direction-control (DIRx) inputs
are provided to control the tri-state function and input/output
direction of the transceiver respectively. The select controls
(SAB and SBA) select whether stored register data or real-time
data is driven to the outputs as determined by the DIRx inputs.
The circuitry used for select control eliminates the typical
decoding glitch that occurs in a multiplexer during the transi-
tion between stored and real-time data. Regardless of the
selected operating mode ("real-time" or "recall"), a rising edge
on the port input clocks (xCLKAB and xCLKBA) will latch
the corresponding I/O states into their respective registers.
Furthermore, when a data port is isolated (OEx = high), A-port
data may be stored into its corrsponding register while B-port
data may be independantly stored into its corresponding regis-
ters. Therefore, when an output function is disabled, the input
function is still enabled and may be used to store and transmit
data. Lastly, only one of the two buses, xA-port or xB-port,
may be driven at a time.
EN
T

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1150  24  933  2621  2003  24  1  19  53  41 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号