EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F9651802QXC

Description
AND Gate, AC Series, 4-Func, 2-Input, CMOS, CDFP14, DFP-14
Categorylogic    logic   
File Size122KB,10 Pages
ManufacturerCobham PLC
Download Datasheet Parametric View All

5962F9651802QXC Overview

AND Gate, AC Series, 4-Func, 2-Input, CMOS, CDFP14, DFP-14

5962F9651802QXC Parametric

Parameter NameAttribute value
MakerCobham PLC
package instructionDFP,
Reach Compliance Codeunknown
seriesAC
JESD-30 codeR-CDFP-F14
JESD-609 codee4
length8.626 mm
Logic integrated circuit typeAND GATE
Number of functions4
Number of entries2
Number of terminals14
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
propagation delay (tpd)17 ns
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height2.575 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceGOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose300k Rad(Si) V
width6.475 mm
Base Number Matches1
UT54ACS08E/UT54ACTS08E
Quadruple 2-Input AND Gates
July 2013
www.aeroflex.com/Logic
FEATURES
• 0.6m CRH CMOS Process
- Latchup immune
• High speed
• Low power consumption
• Wide power supply operating range of 3.0V to 5.5V
• Available QML Q or V processes
• 14-lead flatpack
• UT54ACS08E-SMD-5962-96518
• UT54ACTS08E-SMD-5962-96519
FUNCTION TABLE
INPUT
A
H
L
X
B
H
X
L
OUTPUT
Y
H
L
L
PINOUT
14-Pin Flatpack
Top View
A1
B1
Y1
A2
B2
Y2
V
SS
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
DD
B4
A4
Y4
B3
A3
Y3
LOGIC DIAGRAM
A1
B1
(3)
(6)
(8)
(11)
Y1
Y2
Y3
Y4
A2
B2
A3
B3
A4
B4
Y4
Y3
LOGIC SYMBOL
A1
B1
A2
B2
A3
B3
A4
B4
(1)
(2)
(4)
(5)
(9)
(10)
(12)
(13)
Y1
Y2
Note:
1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and
IEC Publication 617-12.
DESCRIPTION
The UT54ACS08E and UT54ACTS08E are quadruple two-in-
put AND gates. The circuits perform the Boolean functions Y=
AB or
Y= A+B
in positive logic.
The devices are characterized over full HiRel temperature range
of -55C to +125C.
1

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 900  936  2440  956  2329  19  50  20  47  38 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号