EEWORLDEEWORLDEEWORLD

Part Number

Search

5962R0422903QSX

Description
Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484
CategoryProgrammable logic devices    Programmable logic   
File Size926KB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962R0422903QSX Overview

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, CPGA484, CERAMIC, CGA-484

5962R0422903QSX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeCGA
package instructionCGA,
Contacts484
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-CPGA-X484
length29 mm
Configurable number of logic blocks960
Equivalent number of gates248160
Number of terminals484
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize960 CLBS, 248160 GATES
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeCGA
Package shapeSQUARE
Package formGRID ARRAY
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height2.97 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountNO
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formUNSPECIFIED
Terminal pitch1.27 mm
Terminal locationPERPENDICULAR
total dose100k Rad(Si) V
width29 mm
Base Number Matches1
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
July 2005
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA
Standard Microcircuit Drawing 5962-04229
- QML Q and V compliant part
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
Please advise on the interrupt operation...
The board is finally out, but I can't enter the interrupt during debugging. The system clock and external interrupt are the same. I will post the configuration code of the system clock first. I hope t...
chao2641 stm32/stm8
Principle and application of MSP430 series ultra-low power 16-bit microcontroller.
Principle and application of MSP430 series ultra-low power 16-bit microcontroller....
yang592886266 Microcontroller MCU
Running MBED Graphics Software on STM32F469NI-Discovery
[i=s]This post was last edited by damiaa on 2016-1-3 17:12[/i] Today I ran the MBED graphics software example on stm32f469NI-Discovery: DISCO-F469NI_LCDTS_demoThe above is the touch effect example: DI...
damiaa stm32/stm8
[Course Recommendation] + Hands-on teaching of sensorless InstaSPIN-FOC motor control technology
[i=s]This post was last edited by keqingbo on 2016-7-23 20:55[/i] Course recommendation: Hands on Sensorless InstaSPIN-FOC Motor Control Technology. The English title is Hands on Sensorless InstaSPIN-...
keqingbo Microcontroller MCU
Monthly Original Selection March 2018 (No. 2)
[size=4][color=#ff0000]Activity time[/color]: March 1 - March 31, 2018 (one issue per month, revised issue 2)[/size] [size=4][color=#0000ff]Selection scope[/color]: DIY example posts, technical knowle...
okhxyyo Suggestions & Announcements
Brother Aniu's series of stories: the five little fortunes changed jobs
Brother Niu went to the park for a walk on the day of the Dragon Head Raising on February 2. It was a beautiful spring day with a gentle breeze and a gentle breeze. There were many bald old men walkin...
jameswangsynnex Talking

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 257  1948  705  350  984  6  40  15  8  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号