EEWORLDEEWORLDEEWORLD

Part Number

Search

74ACTQ18823SSC

Description
18-Bit D-Type Flip-Flop with 3-STATE Outputs
Categorylogic    logic   
File Size91KB,9 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Environmental Compliance
Download Datasheet Parametric Compare View All

74ACTQ18823SSC Overview

18-Bit D-Type Flip-Flop with 3-STATE Outputs

74ACTQ18823SSC Parametric

Parameter NameAttribute value
Is it Rohs certified?conform to
MakerFairchild
Parts packaging codeSSOP
package instructionSSOP, SSOP56,.4
Contacts56
Reach Compliance Codecompli
Other featuresWITH CLEAR AND CLOCK ENABLE
seriesACT
JESD-30 codeR-PDSO-G56
JESD-609 codee3
length18.415 mm
Load capacitance (CL)50 pF
Logic integrated circuit typeBUS DRIVER
Maximum Frequency@Nom-Su90000000 Hz
MaximumI(ol)0.024 A
Humidity sensitivity level1
Number of digits9
Number of functions2
Number of ports2
Number of terminals56
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Output characteristics3-STATE
Output polarityTRUE
Package body materialPLASTIC/EPOXY
encapsulated codeSSOP
Encapsulate equivalent codeSSOP56,.4
Package shapeRECTANGULAR
Package formSMALL OUTLINE, SHRINK PITCH
Peak Reflow Temperature (Celsius)260
power supply5 V
propagation delay (tpd)10 ns
Certification statusNot Qualified
Maximum seat height2.74 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyCMOS
Temperature levelINDUSTRIAL
Terminal surfaceMatte Tin (Sn)
Terminal formGULL WING
Terminal pitch0.635 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typePOSITIVE EDGE
width7.5 mm
74ACTQ18823 18-Bit D-Type Flip-Flop with 3-STATE Outputs
September 1991
Revised November 1999
74ACTQ18823
18-Bit D-Type Flip-Flop with 3-STATE Outputs
General Description
The ACTQ18823 contains eighteen non-inverting D-type
flip-flops with 3-STATE outputs and is intended for bus ori-
ented applications. The device is byte controlled. A buff-
ered clock (CP), Clear (CLR), Clock Enable (EN) and
Output Enable (OE) are common to each byte and can be
shorted together for full 18-bit operation.
The ACTQ18823 utilizes Fairchild’s Quiet Series technol-
ogy to guarantee quiet output switching and improved
dynamic threshold performance. FACT Quiet Series fea-
tures GTO output control and undershoot corrector for
superior performance.
Features
s
Utilizes Fairchild’s FACT Quiet Series technology
s
Broadside pinout allows for easy board layout
s
Guaranteed simultaneous switching noise level and
dynamic threshold performance
s
Guaranteed pin-to-pin output skew
s
Separate control logic for each byte
s
Extra data width for wider address/data paths or buses
carrying parity
s
Outputs source/sink 24 mA
s
Additional specs for Multiple Output Switching
s
Output loading specs for both 50 pF and 250 pF loads
Ordering Code:
Order Number
74ACTQ18823SSC
74ACTQ18823MTD
Package Number
MS56A
MTD56
Package Description
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300” Wide
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Logic Symbol
Pin Descriptions
Pin Names
OE
n
CLR
n
EN
n
CP
n
I
0
–I
17
O
0
–O
17
Description
Output Enable Input (Active LOW)
Clear (Active LOW)
Clock Enable (Active LOW)
Clock Pulse Input
Inputs
Outputs
FACT, Quiet Series, FACT Quiet Series, and GTO are trademarks of Fairchild Semiconductor Corporation.
© 1999 Fairchild Semiconductor Corporation
DS010953
www.fairchildsemi.com

74ACTQ18823SSC Related Products

74ACTQ18823SSC 74ACTQ18823 74ACTQ18823MTD
Description 18-Bit D-Type Flip-Flop with 3-STATE Outputs 18-Bit D-Type Flip-Flop with 3-STATE Outputs 18-Bit D-Type Flip-Flop with 3-STATE Outputs
Is it Rohs certified? conform to - conform to
Maker Fairchild - Fairchild
Parts packaging code SSOP - TSSOP
package instruction SSOP, SSOP56,.4 - TSSOP, TSSOP56,.3,20
Contacts 56 - 56
Reach Compliance Code compli - unknow
Other features WITH CLEAR AND CLOCK ENABLE - WITH CLEAR AND CLOCK ENABLE
series ACT - ACT
JESD-30 code R-PDSO-G56 - R-PDSO-G56
JESD-609 code e3 - e3
length 18.415 mm - 14 mm
Load capacitance (CL) 50 pF - 50 pF
Logic integrated circuit type BUS DRIVER - BUS DRIVER
Maximum Frequency@Nom-Su 90000000 Hz - 90000000 Hz
MaximumI(ol) 0.024 A - 0.024 A
Humidity sensitivity level 1 - 2
Number of digits 9 - 9
Number of functions 2 - 2
Number of ports 2 - 2
Number of terminals 56 - 56
Maximum operating temperature 85 °C - 85 °C
Minimum operating temperature -40 °C - -40 °C
Output characteristics 3-STATE - 3-STATE
Output polarity TRUE - TRUE
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY
encapsulated code SSOP - TSSOP
Encapsulate equivalent code SSOP56,.4 - TSSOP56,.3,20
Package shape RECTANGULAR - RECTANGULAR
Package form SMALL OUTLINE, SHRINK PITCH - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
Peak Reflow Temperature (Celsius) 260 - 260
power supply 5 V - 5 V
propagation delay (tpd) 10 ns - 10 ns
Certification status Not Qualified - Not Qualified
Maximum seat height 2.74 mm - 1.2 mm
Maximum supply voltage (Vsup) 5.5 V - 5.5 V
Minimum supply voltage (Vsup) 4.5 V - 4.5 V
Nominal supply voltage (Vsup) 5 V - 5 V
surface mount YES - YES
technology CMOS - CMOS
Temperature level INDUSTRIAL - INDUSTRIAL
Terminal surface Matte Tin (Sn) - Matte Tin (Sn)
Terminal form GULL WING - GULL WING
Terminal pitch 0.635 mm - 0.5 mm
Terminal location DUAL - DUAL
Maximum time at peak reflow temperature NOT SPECIFIED - NOT SPECIFIED
Trigger type POSITIVE EDGE - POSITIVE EDGE
width 7.5 mm - 6.1 mm

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 2870  981  1013  965  1626  58  20  21  33  27 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号