EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F0422702VVA

Description
SRAM Module, 512KX32, 17ns, CMOS, CQFP68, CERAMIC, QFP-68
Categorystorage    storage   
File Size318KB,16 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F0422702VVA Overview

SRAM Module, 512KX32, 17ns, CMOS, CQFP68, CERAMIC, QFP-68

5962F0422702VVA Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeQFP
package instructionGQFF,
Contacts68
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Is SamacsysN
Maximum access time17 ns
Other features16 AND 8 BIT OPERATION ALSO POSSIBLE
Spare memory width24
JESD-30 codeR-CQFP-F68
JESD-609 codee0
length32.385 mm
memory density16777216 bit
Memory IC TypeSRAM MODULE
memory width32
Number of functions1
Number of terminals68
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize512KX32
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeGQFF
Package shapeRECTANGULAR
Package formFLATPACK, GUARD RING
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height5.588 mm
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal surfaceTIN LEAD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationQUAD
total dose300k Rad(Si) V
width26.797 mm
Base Number Matches1
Standard Products
UT8CR512K32 16 Megabit SRAM
Advanced Data Sheet
February 2005
www.aeroflex.com/4MSRAM
FEATURES
17ns maximum access time
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
CMOS compatible inputs and output levels, three-state
bidirectional data bus
- I/O Voltage 3.3 volts, 1.8 volt core
Radiation performance
- Intrinsic total-dose: 300 Krad(Si)
- SEL Immune >100 MeV-cm
2
/mg
- LET
th
(0.25): 53.0 MeV-cm
2
/mg
- Memory Cell Saturated Cross Section 1.67E-7cm
2
/bit
- Neutron Fluence: 3.0E14n/cm
2
- Dose Rate
- Upset 1.0E9 rad(Si)/sec
- Latchup 1.0E11 rad(Si)/sec
Packaging options:
- 68-lead ceramic quad flatpack (20.238 grams with lead
frame)
Standard Microcircuit Drawing 5962-04227
- QML compliant part
INTRODUCTION
The UT8CR512K32 is a high-performance CMOS static RAM
multi-chip module (MCM), organized as four individual
524,288 words by 8 bit SRAMs with common output enable.
Easy memory expansion is provided by active LOW chip
enables (EN), an active LOW output enable (G), and three-state
drivers. This device has a power-down feature that reduces
power consumption by more than 90% when deselected.
Writing to each memory is accomplished by taking the
corresponding chip enable (En) input LOW and write enable
(Wn) input LOW. Data on the I/O pins is then written into the
location specified on the address pins (A
0
through A
18
). Reading
from the device is accomplished by taking the chip enable (En)
and output enable (G) LOW while forcing write enable (Wn)
HIGH. Under these conditions, the contents of the memory
location specified by the address pins will appear on the I/O pins.
The input/output pins are placed in a high impedance state when
the device is deselected (En HIGH), the outputs are disabled (G
HIGH), or during a write operation (En LOW and Wn LOW).
Perform 8, 16, 24 or 32 bit accesses by making Wn along with
En a common input to any combination of the discrete memory
die.
W2
E1
W1
W0
E0
E3
A(18:0)
G
W3
E2
512K x 8
512K x 8
512K x 8
512K x 8
DQ(31:24)
or
DQ3(7:0)
DQ(23:16)
or
DQ2(7:0)
DQ(15:8)
or
DQ1(7:0)
DQ(7:0)
or
DQ0(7:0)
Figure 1. UT8CR512K32 SRAM Block Diagram
1
Mobile Phone RF Design Skills (Part 3)
57. What is the requirement for phase noise at 1k offset , 10kHz offset, and 100kHzoffset for GSM handset?A: For GSM handset RX it has several architectures to implement:Superheterodyne,near zero-IF,z...
JasonYoo RF/Wirelessly
1602 LCD...
1602 LCD......
yefei66 MCU
Please help!
I am engaged in small household appliances, and I used to use Taiwanese MCU. Recently, I took a case that used TMS32S28027 chip. Now I want to buy an emulator, a programmer, CCS, and some reference ma...
shoushoubing Microcontroller MCU
How does an AVR microcontroller generate a 5MS timing timestamp using 7.3728 MHz or 11.0592 MHz?
How can I generate a 5MS timing interrupt using an AVR microcontroller with a crystal of 7.3728 MHz or 11.0592 MHz? I am using an AVR microcontroller with a crystal of 7.3728 MHz or 11.0592 MHz. How c...
RCC1978 Embedded System
I am currently doing my graduation project and I'm in urgent need of Chinese data on the McBSP of DSP2812. I hope you can help me. Thank you very much.
I am currently doing my graduation project and I need the Chinese version of the McBSP for DSP2812. I hope you can help me. I would be very grateful. My email address is: [email]yyazaz@126.com[/email]...
yyazaz DSP and ARM Processors
Can the plug-in of WinCE 6.0 R2 Platform builder for VS2005 be used for VS2008?
I have a plug-in for WinCE 6.0 R2 Platform builder for VS2005, but I want to migrate to VS2008. There is not much information about VS2008. Can this plug-in be used for VS2008?...
mikerain Embedded System

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1139  2638  376  995  1781  23  54  8  21  36 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号