EEWORLDEEWORLDEEWORLD

Part Number

Search

5962F9865104VYX

Description
Line Driver, 4 Func, 4 Driver, CMOS, CDFP16, CERAMIC, DFP-16
CategoryAnalog mixed-signal IC    Drivers and interfaces   
File Size149KB,13 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

5962F9865104VYX Overview

Line Driver, 4 Func, 4 Driver, CMOS, CDFP16, CERAMIC, DFP-16

5962F9865104VYX Parametric

Parameter NameAttribute value
MakerCobham Semiconductor Solutions
Parts packaging codeDFP
package instructionDFP,
Contacts16
Reach Compliance Codeunknown
ECCN codeEAR99
Is SamacsysN
Differential outputYES
Number of drives4
Input propertiesSTANDARD
Interface integrated circuit typeLINE DRIVER
Interface standardsGENERAL PURPOSE
JESD-30 codeR-CDFP-F16
Number of functions4
Number of terminals16
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class V
Maximum seat height2.921 mm
Maximum supply voltage3.6 V
Minimum supply voltage3 V
Nominal supply voltage3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose300k Rad(Si) V
maximum transmission delay1.5 ns
width6.731 mm
Base Number Matches1
Standard Products
UT54LVDS031LV/E Low Voltage Quad Driver
Data Sheet
October, 2004
www.aeroflex.com/lvds
FEATURES
>400.0 Mbps (200 MHz) switching rates
+340mV nominal differential signaling
3.3 V power supply
TTL compatible inputs
Cold sparing all pins
Ultra low power CMOS technology
1.5ns maximum, propagation delay
310ps maximum, differential skew
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Method 1019
- Total-dose: 300 krad(Si) and 1Mrad(Si)
- Latchup immune (LET > 100 MeV-cm
2
/mg)
Packaging options:
- 16-lead flatpack (dual in-line)
Standard Microcircuit Drawing 5962-98651
- QML Q and V compliant part
INTRODUCTION
The UT54LVDS031LV Quad Driver is a quad CMOS
differential line driver designed for applications requiring ultra
low power dissipation and high data rates. The device is
designed to support data rates in excess of 400.0 Mbps (200
MHz) utilizing Low Voltage Differential Signaling (LVDS)
technology.
The UT54LVDS031LV accepts low voltage TTL input levels
and translates them to low voltage (340mV) differential output
signals. In addition, the driver supports a three-state function
that may be used to disable the output stage, disabling the load
current, and thus dropping the device to an ultra low idle power
state.
The UT54LVDS031LV and companion quad line receiver
UT54LVDS032LV provide new alternatives to high power
pseudo-ECL devices for high speed point-to-point interface
applications.
All pins have Cold Spare buffers. These buffers will be high
impedance when V
DD
is tied to V
SS
.
D
IN1
D
OUT1+
D1
D
OUT1-
D
IN2
D
OUT2+
D2
D
OUT2-
D
OUT3+
D3
D
OUT3-
D
OUT4+
D4
D
OUT4-
D
IN3
D
IN4
EN
EN
Figure 1. UT54LVDS031LV Quad Driver Block Diagram
1
Honest advice: How can I display ResidentFlash on mini2440?
I bought a mini2440 and compiled a ce6 image using the project in the CD. I burned it but couldn't see Residentflash. As a result, the available storage space is only 5M, which is not enough. My NANDF...
ghostship Embedded System
MicroPython Hands-on (10) - Learn MaixPy Neural Network KPU from scratch
This morning, I searched for "neural network KPU" on Baidu and found an article on Yifen.com titled "Understanding APU/BPU/CPU/DPU/EPU/FPU/GPU and other processors in one article", which introduced va...
eagler8 MicroPython Open Source section
ZTE Hardware Written Test
...
至芯科技FPGA大牛 FPGA/CPLD
Cadence Allegro 16.50.000 detailed cracking steps (win7 and XP personally verified)
Detailed cracking steps for Cadence Allegro 16.50.000 (Since some cracking strategies on the Internet that are combined with cracks are not acceptable, I have compiled one. If you need to install the ...
caoshangfei PCB Design
Exploring the Causes and Mechanisms of Noise in Logarithmic Amplifiers
[color=black] Is noise figure a meaningful metric when using a log amp as a [i]power measurement[/i] device? [/color] [color=black][/color] [color=black] The answer to this question should be determin...
EEW Analog electronics
1mv low frequency signal amplification
I would like to ask you how to choose an amplifier to amplify a low frequency signal <50hz and a small signal with a signal amplitude of about 1mv? The other frequencies are interfered by noise. Thank...
xiaoftest Analog electronics

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1135  263  625  2617  2852  23  6  13  53  58 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号