EEWORLDEEWORLDEEWORLD

Part Number

Search

74F114SC

Description
Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
Categorylogic    logic   
File Size57KB,6 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74F114SC Online Shopping

Suppliers Part Number Price MOQ In stock  
74F114SC - - View Buy Now

74F114SC Overview

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears

74F114SC Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP14,.25
Contacts14
Reach Compliance Codeunknow
Other featuresWITH INDIVIDUAL SET INPUTS
seriesF/FAST
JESD-30 codeR-PDSO-G14
JESD-609 codee0
length8.65 mm
Logic integrated circuit typeJ-K FLIP-FLOP
Maximum Frequency@Nom-Su70000000 Hz
MaximumI(ol)0.02 A
Number of digits2
Number of functions1
Number of terminals14
Maximum operating temperature70 °C
Minimum operating temperature
Output polarityCOMPLEMENTARY
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP14,.25
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Maximum supply current (ICC)19 mA
propagation delay (tpd)8.5 ns
Certification statusNot Qualified
Maximum seat height1.75 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
Trigger typeNEGATIVE EDGE
width3.9 mm
minfmax95 MHz
Base Number Matches1
74F114 Dual JK Negative Edge-Triggered Flip-Flop
April 1988
Revised August 1999
74F114
Dual JK Negative Edge-Triggered Flip-Flop
with Common Clocks and Clears
General Description
The 74F114 contains two high-speed JK flip-flops with
common Clock and Clear inputs. Synchronous state
changes are initiated by the falling edge of the clock. Trig-
gering occurs at a voltage level of the clock and is not
directly related to the transition time. The J and K inputs
can change when the clock is in either state without affect-
ing the flip-flop, provided that they are in the desired state
during the recommended setup and hold times relative to
the falling edge of the clock. A LOW signal on S
D
or C
D
prevents clocking and forces Q or Q HIGH, respectively.
Simultaneous LOW signals on S
D
and C
D
force both Q and
Q HIGH.
Asynchronous Inputs:
LOW input to S
D
sets Q to HIGH level
LOW input to C
D
sets Q to LOW level
Clear and Set are independent of Clock
Simultaneous LOW on C
D
and S
D
makes both Q and Q HIGH
Ordering Code:
Order Number
74F114SC
74F114PC
Package Number
M14A
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
© 1999 Fairchild Semiconductor Corporation
DS009474
www.fairchildsemi.com

74F114SC Related Products

74F114SC 74F114PC 74F114
Description Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
Is it Rohs certified? incompatible incompatible -
Maker Fairchild Fairchild -
Parts packaging code SOIC DIP -
package instruction SOP, SOP14,.25 DIP, DIP14,.3 -
Contacts 14 14 -
Reach Compliance Code unknow unknow -
Other features WITH INDIVIDUAL SET INPUTS WITH INDIVIDUAL SET INPUTS -
series F/FAST F/FAST -
JESD-30 code R-PDSO-G14 R-PDIP-T14 -
JESD-609 code e0 e0 -
length 8.65 mm 19.18 mm -
Logic integrated circuit type J-K FLIP-FLOP J-K FLIP-FLOP -
Maximum Frequency@Nom-Su 70000000 Hz 70000000 Hz -
MaximumI(ol) 0.02 A 0.02 A -
Number of digits 2 2 -
Number of functions 1 1 -
Number of terminals 14 14 -
Maximum operating temperature 70 °C 70 °C -
Output polarity COMPLEMENTARY COMPLEMENTARY -
Package body material PLASTIC/EPOXY PLASTIC/EPOXY -
encapsulated code SOP DIP -
Encapsulate equivalent code SOP14,.25 DIP14,.3 -
Package shape RECTANGULAR RECTANGULAR -
Package form SMALL OUTLINE IN-LINE -
Peak Reflow Temperature (Celsius) NOT SPECIFIED NOT SPECIFIED -
power supply 5 V 5 V -
Maximum supply current (ICC) 19 mA 19 mA -
propagation delay (tpd) 8.5 ns 8.5 ns -
Certification status Not Qualified Not Qualified -
Maximum seat height 1.75 mm 5.08 mm -
Maximum supply voltage (Vsup) 5.5 V 5.5 V -
Minimum supply voltage (Vsup) 4.5 V 4.5 V -
Nominal supply voltage (Vsup) 5 V 5 V -
surface mount YES NO -
technology TTL TTL -
Temperature level COMMERCIAL COMMERCIAL -
Terminal surface Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) -
Terminal form GULL WING THROUGH-HOLE -
Terminal pitch 1.27 mm 2.54 mm -
Terminal location DUAL DUAL -
Maximum time at peak reflow temperature NOT SPECIFIED NOT SPECIFIED -
Trigger type NEGATIVE EDGE NEGATIVE EDGE -
width 3.9 mm 7.62 mm -
minfmax 95 MHz 95 MHz -
Base Number Matches 1 1 -

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1386  2027  198  772  764  28  41  4  16  48 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号