EEWORLDEEWORLDEEWORLD

Part Number

Search

74F51SJ

Description
Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate
Categorylogic    logic   
File Size51KB,4 Pages
ManufacturerFairchild
Websitehttp://www.fairchildsemi.com/
Download Datasheet Parametric Compare View All

74F51SJ Online Shopping

Suppliers Part Number Price MOQ In stock  
74F51SJ - - View Buy Now

74F51SJ Overview

Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate

74F51SJ Parametric

Parameter NameAttribute value
Is it Rohs certified?incompatible
MakerFairchild
Parts packaging codeSOIC
package instructionSOP, SOP14,.3
Contacts14
Reach Compliance Codeunknow
Other featuresASYMMETRICAL I/PS
seriesF/FAST
JESD-30 codeR-PDSO-G14
JESD-609 codee0
length10.2 mm
Logic integrated circuit typeAND-OR-INVERT GATE
MaximumI(ol)0.02 A
Number of functions2
Number of entries6
Number of terminals14
Maximum operating temperature70 °C
Minimum operating temperature
Package body materialPLASTIC/EPOXY
encapsulated codeSOP
Encapsulate equivalent codeSOP14,.3
Package shapeRECTANGULAR
Package formSMALL OUTLINE
Peak Reflow Temperature (Celsius)NOT SPECIFIED
power supply5 V
Maximum supply current (ICC)8.5 mA
Prop。Delay @ Nom-Su6.5 ns
propagation delay (tpd)6.5 ns
Certification statusNot Qualified
Schmitt triggerNO
Maximum seat height2.1 mm
Maximum supply voltage (Vsup)5.5 V
Minimum supply voltage (Vsup)4.5 V
Nominal supply voltage (Vsup)5 V
surface mountYES
technologyTTL
Temperature levelCOMMERCIAL
Terminal surfaceTin/Lead (Sn/Pb)
Terminal formGULL WING
Terminal pitch1.27 mm
Terminal locationDUAL
Maximum time at peak reflow temperatureNOT SPECIFIED
width5.3 mm
Base Number Matches1
74F51 Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate
April 1988
Revised July 1999
74F51
Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate
General Description
This device contains two independent logic units, one per-
forming a 2-2 AND-OR-INVERT and the other performing a
3-3 AND-OR-INVERT function.
Ordering Code:
Order Number
74F51SC
74F51SJ
74F51PC
Package Number
M14A
M14D
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbol
IEEE/IEC
Connection Diagram
Unit Loading/Fan Out
Pin Names
Description
U.L.
Input I
IH
/I
IL
20
µA/−0.6
mA
−1
mA/20 mA
HIGH/LOW Output I
OH
/I
OL
1.0/1.0
50/33.3
A
n
, B
n
, C
n
, D
n
, E
n
, F
n
Inputs
O
n
Outputs
Function Table for 3-Input Gates
Inputs
A
0
H
X
B
0
H
X
C
0
H
X
D
0
X
H
E
0
X
H
F
0
X
H
Output
O
0
L
L
H
L
=
LOW Voltage Level
Function Table for 2-Input Gates
Inputs
A
1
H
X
B
1
H
X
C
1
X
H
D
1
X
H
Output
O
1
L
L
H
All other combinations
H
=
HIGH Voltage Level
All other combinations
X
=
Immaterial
© 1999 Fairchild Semiconductor Corporation
DS009468
www.fairchildsemi.com

74F51SJ Related Products

74F51SJ 74F51 74F51SC 74F51PC
Description Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate Dual 2-Wide 2-Input; 2-Wide 3-Input AND-OR-Invert Gate
Is it Rohs certified? incompatible - incompatible incompatible
Maker Fairchild - Fairchild Fairchild
Parts packaging code SOIC - SOIC DIP
package instruction SOP, SOP14,.3 - SOP, SOP14,.25 DIP, DIP14,.3
Contacts 14 - 14 14
Reach Compliance Code unknow - unknow unknow
Other features ASYMMETRICAL I/PS - ASYMMETRICAL I/PS ASYMMETRICAL I/PS
series F/FAST - F/FAST F/FAST
JESD-30 code R-PDSO-G14 - R-PDSO-G14 R-PDIP-T14
JESD-609 code e0 - e0 e0
length 10.2 mm - 8.65 mm 19.18 mm
Logic integrated circuit type AND-OR-INVERT GATE - AND-OR-INVERT GATE AND-OR-INVERT GATE
MaximumI(ol) 0.02 A - 0.02 A 0.02 A
Number of functions 2 - 2 2
Number of entries 6 - 6 6
Number of terminals 14 - 14 14
Maximum operating temperature 70 °C - 70 °C 70 °C
Package body material PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY
encapsulated code SOP - SOP DIP
Encapsulate equivalent code SOP14,.3 - SOP14,.25 DIP14,.3
Package shape RECTANGULAR - RECTANGULAR RECTANGULAR
Package form SMALL OUTLINE - SMALL OUTLINE IN-LINE
Peak Reflow Temperature (Celsius) NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
power supply 5 V - 5 V 5 V
Maximum supply current (ICC) 8.5 mA - 8.5 mA 8.5 mA
Prop。Delay @ Nom-Su 6.5 ns - 6.5 ns 6.5 ns
propagation delay (tpd) 6.5 ns - 6.5 ns 6.5 ns
Certification status Not Qualified - Not Qualified Not Qualified
Schmitt trigger NO - NO NO
Maximum seat height 2.1 mm - 1.75 mm 5.08 mm
Maximum supply voltage (Vsup) 5.5 V - 5.5 V 5.5 V
Minimum supply voltage (Vsup) 4.5 V - 4.5 V 4.5 V
Nominal supply voltage (Vsup) 5 V - 5 V 5 V
surface mount YES - YES NO
technology TTL - TTL TTL
Temperature level COMMERCIAL - COMMERCIAL COMMERCIAL
Terminal surface Tin/Lead (Sn/Pb) - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
Terminal form GULL WING - GULL WING THROUGH-HOLE
Terminal pitch 1.27 mm - 1.27 mm 2.54 mm
Terminal location DUAL - DUAL DUAL
Maximum time at peak reflow temperature NOT SPECIFIED - NOT SPECIFIED NOT SPECIFIED
width 5.3 mm - 3.9 mm 7.62 mm
Base Number Matches 1 - 1 1

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 451  1136  877  643  2141  10  23  18  13  44 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号