EEWORLDEEWORLDEEWORLD

Part Number

Search

5962L9960703QXX

Description
Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, BOTTOM BRAZED, SHIELDED, DFP-36
Categorystorage    storage   
File Size219KB,16 Pages
ManufacturerCobham PLC
Download Datasheet Parametric Compare View All

5962L9960703QXX Overview

Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, BOTTOM BRAZED, SHIELDED, DFP-36

5962L9960703QXX Parametric

Parameter NameAttribute value
package instructionDFP,
Reach Compliance Codeunknown
Maximum access time20 ns
JESD-30 codeR-CDFP-F36
JESD-609 codee0/e4
length23.368 mm
memory density4194304 bit
Memory IC TypeSTANDARD SRAM
memory width8
Number of functions1
Number of terminals36
word count524288 words
character code512000
Operating modeASYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize512KX8
Package body materialCERAMIC, METAL-SEALED COFIRED
encapsulated codeDFP
Package shapeRECTANGULAR
Package formFLATPACK
Parallel/SerialPARALLEL
Certification statusNot Qualified
Filter levelMIL-PRF-38535 Class Q
Maximum seat height4.4196 mm
Maximum supply voltage (Vsup)3.6 V
Minimum supply voltage (Vsup)3 V
Nominal supply voltage (Vsup)3.3 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD/GOLD
Terminal formFLAT
Terminal pitch1.27 mm
Terminal locationDUAL
total dose50k Rad(Si) V
width12.192 mm
Base Number Matches1
Standard Products
QCOTS
TM
UT8Q512 512K x 8 SRAM
Data Sheet
November, 2004
FEATURES
20ns (3.3 volt supply) maximum address access time
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
TTL compatible inputs and output levels, three-state
bidirectional data bus
Typical radiation performance
- Total dose: 50krads
- >100krads(Si), for any orbit, using Aeroflex UTMC
patented shielded package
- SEL Immune >80 MeV-cm
2
/mg
- LET
TH
(0.25) = >10 MeV-cm
2
/mg
- Saturated Cross Section cm
2
per bit, 5.0E-9
- <1E-8 errors/bit-day, Adams 90% geosynchronous
heavy ion
Packaging options:
- 36-lead ceramic flatpack (3.42 grams)
- 36-lead flatpack shielded (10.77 grams)
Standard Microcircuit Drawing 5962-99607
- QML T and Q compliant
INTRODUCTION
The QCOTS
TM
UT8Q512 Quantified Commercial Off-the-
Shelf product is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory expansion
is provided by an active LOW Chip Enable (E), an active LOW
Output Enable (G), and three-state drivers. This device has a
power-down feature that reduces power consumption by more
than 90% when deselected
.
Writing to the device is accomplished by taking Chip Enable
one (E) input LOW and Write Enable (W) inputs LOW. Data on
the eight I/O pins (DQ
0
through DQ
7
) is then written into the
location specified on the address pins (A
0
through A
18
). Reading
from the device is accomplished by taking Chip Enable one (E)
and Output Enable (G) LOW while forcing Write Enable (W)
HIGH. Under these conditions, the contents of the memory
location specified by the address pins will appear on the I/O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed in a
high impedance state when the device is deselected (E, HIGH),
the outputs are disabled (G HIGH), or during a write operation
(E LOWand W LOW).
Clk. Gen.
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A10
A11
A12
A13
A14
A15
A16
A17
A18
DQ
0
- DQ
7
E
W
G
Figure 1. UT8Q512 SRAM Block Diagram
1

5962L9960703QXX Related Products

5962L9960703QXX 5962D9960701QUX
Description Standard SRAM, 512KX8, 20ns, CMOS, CDFP36, BOTTOM BRAZED, SHIELDED, DFP-36 Standard SRAM, 512KX8, 25ns, CMOS, CDFP36, BOTTOM BRAZED, CERAMIC, DFP-36
package instruction DFP, DFP,
Reach Compliance Code unknown unknown
Maximum access time 20 ns 25 ns
JESD-30 code R-CDFP-F36 R-CDFP-F36
JESD-609 code e0/e4 e0/e4
memory density 4194304 bit 4194304 bit
Memory IC Type STANDARD SRAM STANDARD SRAM
memory width 8 8
Number of functions 1 1
Number of terminals 36 36
word count 524288 words 524288 words
character code 512000 512000
Operating mode ASYNCHRONOUS ASYNCHRONOUS
Maximum operating temperature 125 °C 125 °C
Minimum operating temperature -55 °C -55 °C
organize 512KX8 512KX8
Package body material CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
encapsulated code DFP DFP
Package shape RECTANGULAR RECTANGULAR
Package form FLATPACK FLATPACK
Parallel/Serial PARALLEL PARALLEL
Certification status Not Qualified Not Qualified
Filter level MIL-PRF-38535 Class Q MIL-PRF-38535 Class Q
Maximum seat height 4.4196 mm 3.048 mm
Maximum supply voltage (Vsup) 3.6 V 3.6 V
Minimum supply voltage (Vsup) 3 V 3 V
Nominal supply voltage (Vsup) 3.3 V 3.3 V
surface mount YES YES
technology CMOS CMOS
Temperature level MILITARY MILITARY
Terminal surface TIN LEAD/GOLD TIN LEAD/GOLD
Terminal form FLAT FLAT
Terminal pitch 1.27 mm 1.27 mm
Terminal location DUAL DUAL
total dose 50k Rad(Si) V 10k Rad(Si) V
width 12.192 mm 12.192 mm
Base Number Matches 1 1
It is recommended to add WenQuanYi Black/WeiWei Black to the forum font options
Speaking of fonts, once, when I wanted to choose a good-looking font in WPS, I found that there were many beautiful fonts, such as the Founder series, which were quite good. But when I clicked it, it ...
辛昕 Suggestions & Announcements
5509 Misunderstanding of using XF pin in DSP program interrupt
[size=4]To learn DSP, of course, you should start with some simple test programs. It is often used to make an LED flash, but there is a misunderstanding in it. The analysis is as follows, taking the t...
fish001 DSP and ARM Processors
General methods and techniques for porting μC/OS-II to embedded development platforms (1) (Transferred)
Introduction ---The use of real-time operating systems can simplify the application development of embedded systems, effectively ensure stability and reliability, and facilitate maintenance and second...
梦归魂 Real-time operating system RTOS
How to add .net framework 3.5 in wince6 0
Because I need LBE game assistant~ but the existing WINCE6.0 does not support it, and it prompts that the .NET version is low. How to add .NET framework 3.5 under wince6 0? Development environment: VS...
rcp2003 Embedded System
Design of frame transceiver for multifunctional vehicle bus controller chip
1 Introduction With the development of embedded microcomputer control technology and fieldbus technology, the process control of modern trains has developed from a centralized direct digital control s...
frozenviolet Automotive Electronics
MBD DSP Algorithm Implementation
Model based design is very good in foreign countries, but I rarely see this MBD used in domestic engineering projects. I am very puzzled. In fact, MBD has great advantages in embedded systems, especia...
chenhnu DSP and ARM Processors

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1918  1022  1146  514  1665  39  21  24  11  34 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号