EEWORLDEEWORLDEEWORLD

Part Number

Search

UT7Q512K-UCA

Description
SRAM,
Categorystorage    storage   
File Size109KB,14 Pages
ManufacturerAeroflex
Websitehttp://www.aeroflex.com/
Download Datasheet Parametric Compare View All

UT7Q512K-UCA Overview

SRAM,

UT7Q512K-UCA Parametric

Parameter NameAttribute value
package instruction,
Reach Compliance Codeunknown
Base Number Matches1
Standard Products
QCOTS
TM
UT7Q512 512K x 8 SRAM
Data Sheet
July, 2002
FEATURES
q
100ns (5 volt supply) maximum address access time
q
Asynchronous operation for compatibility with industry-
standard 512K x 8 SRAMs
q
TTL compatible inputs and output levels, three-state
bidirectional data bus
q
Typical radiation performance
- Total dose: 30krad(Si)
- 30krad(Si) to 300krad(Si), depending on orbit, using
Aeroflex UTMC patented shielded package
- SEL Immune >80 MeV-cm
2
/mg
- LET
TH
(0.25) = 5MeV-cm
2
/mg
- Saturated Cross Section (cm
2
) per bit, ~1.0E-7
- 1.5E-8 errors/bit-day, Adams 90% geosynchronous
heavy ion
q
Packaging options:
- 32-lead ceramic flatpack (weight 2.5-2.6 grams)
q
Standard Microcircuit Drawing 5962-99606
- QML T and Q compliant
INTRODUCTION
The QCOTS
TM
UT7Q512 Quantified Commercial Off-the-
Shelf product is a high-performance CMOS static RAM
organized as 524,288 words by 8 bits. Easy memory
expansion is provided by an active LOW Chip Enable (E),
an active LOW Output Enable (G), and three-state drivers.
This device has a power-down feature that reduces power
consumption by more than 90% when deselected
.
Writing to the device is accomplished by taking the Chip
Enable One ( E) input LOW and the Write Enable ( W) input
LOW. Data on the eight I/O pins (DQ
0
through DQ
7
) is then
written into the location specified on the address pins (A
0
through A
1 8
). Reading from the device is accomplished by
taking Chip Enable One (E) and Output Enable (G) LOW
while forcing Write Enable (W) HIGH. Under these
conditions, the contents of the memory location specified
by the address pins will appear on the eight I/O pins.
The eight input/output pins (DQ
0
through DQ
7
) are placed
in a high impedance state when the device is deselected (E,
HIGH), the outputs are disabled (G HIGH), or during a write
operation (E LOW and W LOW).
Clk. Gen.
A
0
A1
A2
A3
A4
A5
A6
A
7
A8
A
9
Pre-Charge Circuit
Row Select
Memory Array
1024 Rows
512x8 Columns
I/O Circuit
Column Select
Data
Control
CLK
Gen.
A
10
A11
A
12
A
13
A
14
A
15
A
16
A
17
A
18
D
0
- DQ
7
Q
E
W
G
Figure 1. UT7Q512 SRAM Block Diagram

UT7Q512K-UCA Related Products

UT7Q512K-UCA UT7Q512K-UCX UT7Q512K-UCC UT7Q512K-UWC
Description SRAM, SRAM, SRAM, SRAM,
Reach Compliance Code unknown unknown unknow unknow
Maker - Aeroflex Aeroflex Aeroflex

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1355  1375  1385  2145  553  28  44  12  13  37 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号