EEWORLDEEWORLDEEWORLD

Part Number

Search

UT6250WCA

Description
Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, PQFP208, PLASTIC, QFP-208
CategoryProgrammable logic devices    Programmable logic   
File Size1MB,38 Pages
ManufacturerCobham Semiconductor Solutions
Download Datasheet Parametric View All

UT6250WCA Overview

Field Programmable Gate Array, 960 CLBs, 248160 Gates, CMOS, PQFP208, PLASTIC, QFP-208

UT6250WCA Parametric

Parameter NameAttribute value
Parts packaging codeQFP
package instructionFQFP,
Contacts208
Reach Compliance Codeunknown
ECCN code3A001.A.2.C
Combined latency of CLB-Max1.01 ns
JESD-30 codeS-PQFP-G208
JESD-609 codee0
length28 mm
Configurable number of logic blocks960
Equivalent number of gates248160
Number of terminals208
Maximum operating temperature125 °C
Minimum operating temperature-55 °C
organize960 CLBS, 248160 GATES
Package body materialPLASTIC/EPOXY
encapsulated codeFQFP
Package shapeSQUARE
Package formFLATPACK, FINE PITCH
Programmable logic typeFIELD PROGRAMMABLE GATE ARRAY
Certification statusNot Qualified
Maximum seat height3.86 mm
Maximum supply voltage2.7 V
Minimum supply voltage2.3 V
Nominal supply voltage2.5 V
surface mountYES
technologyCMOS
Temperature levelMILITARY
Terminal surfaceTIN LEAD
Terminal formGULL WING
Terminal pitch0.5 mm
Terminal locationQUAD
width28 mm
Base Number Matches1
Standard Products
UT6325 RadHard Eclipse FPGA
Data Sheet
September 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 system gates including Dual-Port
RadHard SRAM modules. It is fabricated on 0.25µm five-layer
metal ViaLink CMOS process and contains a maximum of 1,536
logic cells and 24 dual-port RadHard SRAM modules (see
Figure 1 Block Diagram). Each RAM module has 2,304 RAM
bits, for a maximum total of 55,300 bits. Please reference
product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The RadHard Eclipse FPGA is available in a 208-pin Cerquad
Flatpack, allowing access to 99 bidirectional signal I/O, 1
dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
PCB LAYOUT Technology Encyclopedia
1. Common errors in schematics: (1) ERC reports that the pin is not connected to the signal: a. The I/O attribute is defined for the pin when creating the package; b. The inconsistent grid attribute i...
kandy2059 PCB Design
FPGA controls DSP power-on reset procedure
module DSP_RST(input clk_25m,input RESETSTAT, //DSP reset status 0 means reset status 1 means working statusinput LOCKED, //Is the clock module normal?output ref LRESETNMIENz = 1'b0,//局部复位管脚output reg...
Jacktang DSP and ARM Processors
How to use CDMA to realize the transmission of pictures in C/S structure system?
Recently, there is a project with C/S structure, which requires wireless transmission to realize data transmission from server to client, which often involves the transmission of some 1M pictures. The...
86846642996 Embedded System
Understanding of Weikun Oscilloscope Converting Sampled Data into Real Data
3. Convert the sampled data into display data The LCD display is a 320×240 dot matrix graphic display module with a built-in RA8803 controller. The module can not only display single text and graphics...
dyh420 DIY/Open Source Hardware
EEWORLD University - How I use the digital sculpting software Zbrush to make 3D printed models
How I use the digital sculpting software Zbrush to make 3D printed models : https://training.eeworld.com.cn/course/4262...
cardin6 Integrated technical exchanges
vxworks ping failed 0xd0003
When downloading from the network, vxworks will be stuck at loading for a long time, and then it will display error 0xd0003 and cannot download the file. Does anyone know how to solve this problem? In...
myming Real-time operating system RTOS

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 566  2917  2009  778  2190  12  59  41  16  45 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号