EEWORLDEEWORLDEEWORLD

Part Number

Search

530NB988M000DGR

Description
LVDS Output Clock Oscillator, 988MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
CategoryPassive components    oscillator   
File Size215KB,12 Pages
ManufacturerSilicon Laboratories Inc
Environmental Compliance  
Download Datasheet Parametric View All

530NB988M000DGR Overview

LVDS Output Clock Oscillator, 988MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530NB988M000DGR Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
package instructionROHS COMPLIANT, SMD, 6 PIN
Reach Compliance Codeunknown
Other featuresTAPE AND REEL
maximum descent time0.35 ns
Frequency Adjustment - MechanicalNO
frequency stability20%
JESD-609 codee4
Manufacturer's serial number530
Installation featuresSURFACE MOUNT
Nominal operating frequency988 MHz
Maximum operating temperature85 °C
Minimum operating temperature-40 °C
Oscillator typeLVDS
physical size7.0mm x 5.0mm x 1.85mm
longest rise time0.35 ns
Maximum supply voltage3.63 V
Minimum supply voltage2.97 V
Nominal supply voltage3.3 V
surface mountYES
maximum symmetry55/45 %
Terminal surfaceNickel/Gold (Ni/Au)
Base Number Matches1
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
DSP with operating system
RT now needs a DSP with an operating system for industrial control, including signal acquisition and processing, network communication, data and fault analysis, program and data storage and upload/dow...
johnson925 DSP and ARM Processors
What methods are there to achieve power saving and low power consumption (without screen) for micro wearable devices such as Bluetooth bracelets?
What methods are there to achieve power saving and low power consumption (without screen) for micro wearable devices such as Bluetooth bracelets?...
QWE4562009 RF/Wirelessly
How to convert arm's little-endian mode to big-endian mode
For example, I have U8 firmware_data[128]; firmware assignment {0, 22, 1e, 4d, ... e3} U32 *ptr=(U32 *)&firmware_data[0]; I am using arm9, and the data in ptr is in the format of 4d1e220. How can I ch...
zyandll ARM Technology
Is the 2440 ARM ADC driver shared with the touch screen?
Is the ADC driver of 2440 ARM shared with the touch screen? The ADC port of 2440 and the touch screen port share the same port, so can the touch driver be used in Windows CE to read the ADC value? At ...
happyhare32 ARM Technology
How about the embedded training provided by Zhongembedded Academy?
How is the embedded training at Zhongqian College? Is it true that employment is guaranteed? How is the employment? Can anyone who has received training at Zhongqian College give me some advice? The t...
wdaisni Embedded System
MAX3000 series pin diagram
I'm a new student of CPLD. I have a few EPM3064s. I've searched the Internet for a long time but couldn't find the pinout diagram. Can anyone who knows please give me some pointers? Thanks!...
centipede FPGA/CPLD

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1841  283  675  2720  948  38  6  14  55  20 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号