EEWORLDEEWORLDEEWORLD

Part Number

Search

V59C1512808QAUF25AE

Description
DDR DRAM, 64MX8, CMOS, ROHS COMPLIANT, FBGA-68
Categorystorage    storage   
File Size1MB,79 Pages
ManufacturerProMOS Technologies Inc
Environmental Compliance  
Download Datasheet Parametric View All

V59C1512808QAUF25AE Overview

DDR DRAM, 64MX8, CMOS, ROHS COMPLIANT, FBGA-68

V59C1512808QAUF25AE Parametric

Parameter NameAttribute value
Is it lead-free?Lead free
Is it Rohs certified?conform to
Parts packaging codeBGA
package instructionTFBGA,
Contacts68
Reach Compliance Codecompliant
ECCN codeEAR99
access modeMULTI BANK PAGE BURST
Other featuresAUTO/SELF REFRESH
JESD-30 codeR-XBGA-B68
length17 mm
memory density536870912 bit
Memory IC TypeDDR DRAM
memory width8
Number of functions1
Number of ports1
Number of terminals68
word count67108864 words
character code64000000
Operating modeSYNCHRONOUS
Maximum operating temperature125 °C
Minimum operating temperature-40 °C
organize64MX8
Package body materialUNSPECIFIED
encapsulated codeTFBGA
Package shapeRECTANGULAR
Package formGRID ARRAY, THIN PROFILE, FINE PITCH
Peak Reflow Temperature (Celsius)NOT SPECIFIED
Maximum seat height1.2 mm
self refreshYES
Maximum supply voltage (Vsup)1.9 V
Minimum supply voltage (Vsup)1.7 V
Nominal supply voltage (Vsup)1.8 V
surface mountYES
technologyCMOS
Temperature levelAUTOMOTIVE
Terminal formBALL
Terminal pitch0.8 mm
Terminal locationBOTTOM
Maximum time at peak reflow temperatureNOT SPECIFIED
width9 mm
Base Number Matches1
V59C1G01(408/808/168)QA
HIGH PERFORMANCE 1Gbit DDR2 SDRAM
8 BANKS X 32Mbit X 4 (408)
8 BANKS X 16Mbit X 8 (808)
8 BANKS X 8Mbit X 16 (168)
3
DDR2-667
Clock Cycle Time (t
CK3
)
Clock Cycle Time (t
CK4
)
Clock Cycle Time (t
CK5
)
Clock Cycle Time (t
CK6
)
Clock Cycle Time (t
CK7
)
System Frequency (f
CK max
)
5ns
3.75ns
3ns
3ns
3ns
333 MHz
25A
DDR2-800
5ns
3.75ns
3ns
2.5ns
2.5ns
400 MHz
25
DDR2-800
5ns
3.75ns
3ns
2.5ns
2.5ns
400 MHz
PRELIMINARY
19A
DDR2-1066
5ns
3.75ns
3ns
2.5ns
1.875ns
533 MHz
Features
High speed data transfer rates with system frequency
up to 533 MHz
8 internal banks for concurrent operation
4-bit prefetch architecture
Programmable CAS Latency: 3, 4 ,5 , 6 and 7
Programmable Additive Latency:0, 1, 2, 3 , 4, 5 and 6
Write Latency=Read Latency-1
Programmable Wrap Sequence: Sequential
or Interleave
Programmable Burst Length: 4 and 8
Automatic and Controlled Precharge Command
Power Down Mode
Auto Refresh and Self Refresh
Refresh Interval: 7.8 us (8192 cycles/64 ms) Tcase
between 0
o
C and 85
o
C
OCD (Off-Chip Driver Impendance Adjustment)
ODT (On-Die Termination)
Weak Strength Data-Output Driver Option
Bidirectional differential Data Strobe (Single-ended
data-strobe is an optional feature)
On-Chip DLL aligns DQ and DQs transitions with CK
transitions
DQS can be disabled for single-ended data strobe
Read Data Strobe (RDQS) supported (x8 only)
Differential clock inputs CK and CK
JEDEC Power Supply 1.8V ± 0.1V
VDDQ=1.8V ± 0.1V
Available in 68-ball FBGA for x4 and x8 component or
92-ball FBGA for x16 component
RoHS compliant
PASR Partial Array Self Refresh
tRAS lockout supported
Description
The V59C1G01(408/808/168)QA is a eight bank DDR
DRAM organized as 8 banks x 32Mbit x 4 (408), 8 banks x
16Mbit x 8 (808), or 8 banks x 8Mbit x 16 (168). The
V59C1G01(408/808/168)QA achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
The chip is designed to comply with the following key
DDR2 SDRAM features:(1) posted CAS with additive la-
tency, (2)write latency=read latency-1, (3)Off-chip Driv-
er(OCD) impedance adjustment, (4) On Die Termination.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
s are synchronized with a pair of bidirectional strobes
(DQS, DQS) in a source synchronous fashion.
Operating the eight memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Available Speed
Table 1:
Grade
Grade
-3 (DDR2-667)
-25A (DDR2-800)
-25 (DDR2-800)
-19A (DDR2-1066)
CL
5
6
5
7
tRCD
5
6
5
7
tRP
5
6
5
7
Unit
CLK
CLK
CLK
CLK
Device Usage Chart
Operating
Temperature
Range
0°C to 85°C
V59C1G01(408/808/168)QA Rev.1.3 June 2008
Package Outline
68 ball FBGA
92 ball FBGA
CK Cycle Time (ns)
-3
Power
Std.
-25A
-25
-19A
L
Temperature
Mark
Blank
1

Recommended Resources

Mobile medical terminal (video)
[url=http://www.tudou.com/programs/view/bJ-JtipiUZE]http://www.tudou.com/programs/view/bJ-JtipiUZE[/url] Haha, I couldn't copy the video but it's quite funny...
soso Medical Electronics
Comments on Chinese WAP Websites
Article author: gaosi Article source: Mobile 3G website www.Goes3G.com/ Free WAP sites have gradually become a hot topic. In these sites, all resources including ringtones, games, dating, videos, and ...
bob RF/Wirelessly
28377 GPIO Module
Gpio module: GPADIR determines whether it is input or output open-drain (open-drain) and push-pull (push-pull)GPAMUX selects the function pinGPADIR direction registerGPACTRLGPAQSEL 1. GPxMUX registerg...
火辣西米秀 Microcontroller MCU
Why doesn't ARM's RTC clock run?
1. Cut the test program of the development board so that RTC can automatically update the time in the terminal. 2. Add these sentences while(){ GUI_DispDecAt(year,300,60,4); / GUI_DispCharAt(':',365,6...
moneyhui19 ARM Technology
How to use wince5.0 simulator when debugging in vs2005?
I have installed wince5.0 Emulator and wince5.0 SDK. When debugging Device project in VS2005, only PocketPC2003 Emulator is available. How can I set it to use wince5.0 Emulator for debugging? Urgent!...
岚裳 Embedded System
What is chip decryption? A novice asks
I am a novice in chip decryption. How do I decrypt a chip? I have only heard of chip decryption, IC decryption, and MCU decryption. What is the connection between them?...
sunyitui Embedded System

Popular Articles

Technical ResourceMore

EEWorld
subscription
account

EEWorld
service
account

Automotive
development
circle

Robot
development
community

Index Files: 1474  1449  2565  2090  2758  30  52  43  56  35 
Datasheet   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z
Room 1530, 15th Floor, Building B, No. 18 Zhongguancun Street, Haidian District, Beijing Telephone: (010) 82350740 Postal Code: 100190
Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved 京ICP证060456号 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号